Errata

Title & Document Type: 1650B/1651B Logic Analyzer Service Manual

Manual Part Number: 01650-90924

Revision Date: February 1992

HP References in this Manual

This manual may contain references to HP or Hewlett-Packard. Please note that Hewlett-Packard's former test and measurement, semiconductor products and chemical analysis businesses are now part of Agilent Technologies. We have made no changes to this manual copy. The HP XXXX referred to in this document is now the Agilent XXXX. For example, model number HP8648A is now model number Agilent 8648A.

About this Manual

We’ve added this manual to the Agilent website in an effort to help you support your product. This manual provides the best information we could find. It may be incomplete or contain dated information, and the scan quality may not be ideal. If we find a better copy in the future, we will add it to the Agilent website.

Support for Your Product

Agilent no longer sells or supports this product. You will find any other available product information on the Agilent Test & Measurement website:

www.tm.agilent.com

Search for the model number of this product, and the resulting product page will guide you to any available information. Our service centers may be able to perform calibration if no repair parts are needed, but no other support from Agilent is available.
Herstellerbescheinigung

Hiermit wird bescheinigt, daß das Gerät/System in Übereinstimmung mit den Bestimmungen von Postverfügung 1046/84 funkentstört ist.

Der Deutschen Bundespost wurde das Inverkehrbringen dieses Gerätes/Systems angezeigt und die Berechtigung zur Überprüfung der Serie auf Einhaltung der Bestimmungen eingeräumt.

Zusatzinformation für Meß- und Testgeräte

Werden Meß- und Testgeräte mit ungeschirmten Kabeln und/oder in offenen Meßaufbauten verwendet, so ist vom Betreiber sicherzustellen, daß die Funkentstörbestimmungen unter Betriebsbedingungen an seiner Grundstücksgrenze eingehalten werden.

Manufacturer’s declaration

This is to certify that this product meets the radio frequency interference requirements of directive 1046/84. The German Bundespost has been notified that this equipment was put into circulation and was granted the right to check the product type for compliance with these requirements.

Additional Information for Test and Measurement Equipment

Note: If test and measurement equipment is operated with unshielded cables and/or used for measurements on open set-ups, the user must ensure that under these operating conditions, the radio frequency interference limits are met at the border of his premises.
Safety Considerations

General Operation

- **BEFORE SWITCHING ON THE INSTRUMENT**, the protective earth terminal of the instrument must be connected to the protective conductor of the mains power cord. The mains plug shall only be inserted in a socket outlet provided with a protective earth contact. The protective action must not be negated by the use of an extension cord (power cable) without a protective conductor (grounding). Grounding one conductor of a two-conductor outlet is not sufficient protection.

- Servicing instructions are for use by service-trained personnel. To avoid dangerous electric shock, do not perform any servicing unless qualified to do so.

- If this instrument is to be energized via an auto-transformer (for voltage reduction) make sure the common terminal is connected to the earth terminal of the power source.

- Any interruption of the protective (grounding) conductor (inside or outside the instrument) or disconnecting the protective earth terminal will cause a potential shock hazard that could result in personal injury.

- Whenever it is likely that the protection has been impaired, the instrument must be made inoperative and be secured against any unintended operation.

- Only fuses with the required rated current, voltage, and specified type (normal blow, time delay, etc.) should be used. Do not use repaired fuses or short circuited fuseholders. To do so could cause a shock or fire hazard.

- Do not operate the instrument in the presence of flammable gases or fumes. Operation of any electrical instrument in such an environment constitutes a definite safety hazard.

- Do not install substitute parts or perform any unauthorized modification to the instrument.

- Adjustments described in the manual are performed with power supplied to the instrument while protective covers are removed. Energy available at many points may, if contacted, result in personal injury.

- Any adjustment, maintenance, and repair of the opened instrument under voltage should be avoided as much as possible, and when inevitable, should be carried out only by a skilled person who is aware of the hazard involved.

- Capacitors inside the instrument may still be charged even if the instrument has been disconnected from its source of supply.

Safety Symbols

- Instruction manual symbol: The product will be marked with this symbol when it is necessary for the user to refer to the instruction manual in order to protect against damage to the product.

- Indicates Hazardous Voltages

- Earth terminal (sometimes used in manual to indicate circuit common connected to grounded chassis)

Warning 🔴

The WARNING sign denotes a hazard. It calls attention to a procedure, practice, or the like, which, if not correctly performed or adhered to, could result in personal injury. Do not proceed beyond a WARNING sign until the indicated conditions are fully understood and met.

Caution ⛔️

The CAUTION sign denotes a hazard. It calls attention to an operating procedure, practice, or the like, which, if not correctly performed or adhered to, could result in damage to or destruction of part or all of the product. Do not proceed beyond a CAUTION sign until the indicated conditions are fully understood or met.
New editions are complete revisions of the manual. Update packages, which are issued between editions, contain additional and replacement pages to be merged into the manual by the customer. The dates on the title page change only when a new edition is published.

A software and/or firmware code may be printed before the date; this indicates the version level of the software and/or firmware of this product at the time of the manual or update was issued. Many product updates and fixes do not require manual changes and, conversely, manual corrections may be done without accompanying product changes. Therefore, do not expect a one to one correspondence between product updates and manual updates.

<table>
<thead>
<tr>
<th>Edition 1</th>
<th>August 1989</th>
<th>01650-90915</th>
</tr>
</thead>
<tbody>
<tr>
<td>Edition 2</td>
<td>February 1992</td>
<td>01650-90924</td>
</tr>
</tbody>
</table>
List of Effective Pages

The List of Effective Pages gives the date of the current edition and of any pages changed in updates to that edition. Within the manual, any page changed since the last edition is indicated by printing the date the changes were made on the bottom of the page. If an update is incorporated when a new edition of the manual is printed, the change dates are removed from the bottom of the pages and the new edition date is listed in Printing History and on the title page.

<table>
<thead>
<tr>
<th>Pages</th>
<th>Effective Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>all</td>
<td>February 1992</td>
</tr>
</tbody>
</table>
## Contents

### Section 1: General Information

<table>
<thead>
<tr>
<th>Item</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Introduction</td>
<td>1-1</td>
</tr>
<tr>
<td>Instruments Covered by this Manual</td>
<td>1-1</td>
</tr>
<tr>
<td>Safety Considerations</td>
<td>1-2</td>
</tr>
<tr>
<td>Product Description</td>
<td>1-2</td>
</tr>
<tr>
<td>Accessories Supplied</td>
<td>1-3</td>
</tr>
<tr>
<td>Accessories Available</td>
<td>1-3</td>
</tr>
<tr>
<td>Logic Analyzer Specifications</td>
<td>1-4</td>
</tr>
<tr>
<td>Probes</td>
<td>1-4</td>
</tr>
<tr>
<td>State Mode</td>
<td>1-4</td>
</tr>
<tr>
<td>Timing Mode</td>
<td>1-4</td>
</tr>
<tr>
<td>Operating Characteristics</td>
<td>1-5</td>
</tr>
<tr>
<td>Probes</td>
<td>1-5</td>
</tr>
<tr>
<td>Measurement Configurations</td>
<td>1-5</td>
</tr>
<tr>
<td>State Analysis</td>
<td>1-6</td>
</tr>
<tr>
<td>Timing Analysis</td>
<td>1-7</td>
</tr>
<tr>
<td>Measurement and Display Functions</td>
<td>1-8</td>
</tr>
<tr>
<td>General Characteristics</td>
<td>1-9</td>
</tr>
<tr>
<td>Operating Environment</td>
<td>1-9</td>
</tr>
<tr>
<td>Recommended Test Equipment</td>
<td>1-10</td>
</tr>
</tbody>
</table>

### Section 2: Installation

<table>
<thead>
<tr>
<th>Item</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Introduction</td>
<td>2-1</td>
</tr>
<tr>
<td>Safety Considerations</td>
<td>2-1</td>
</tr>
<tr>
<td>Initial Inspection</td>
<td>2-1</td>
</tr>
<tr>
<td>Power Requirements</td>
<td>2-1</td>
</tr>
<tr>
<td>Line Voltage Selection</td>
<td>2-2</td>
</tr>
<tr>
<td>Power Cable</td>
<td>2-3</td>
</tr>
<tr>
<td>Operating Disk Installation</td>
<td>2-3</td>
</tr>
<tr>
<td>Applying Power</td>
<td>2-3</td>
</tr>
<tr>
<td>User Interface</td>
<td>2-5</td>
</tr>
<tr>
<td>HP-IB Interfacing</td>
<td>2-5</td>
</tr>
<tr>
<td>HP-IB Address Selection</td>
<td>2-6</td>
</tr>
<tr>
<td>RS-232-C Interface</td>
<td>2-7</td>
</tr>
<tr>
<td>RS-232-C Configuration</td>
<td>2-8</td>
</tr>
<tr>
<td>Operating Environment</td>
<td>2-9</td>
</tr>
<tr>
<td>Storage and Shipment</td>
<td>2-9</td>
</tr>
<tr>
<td>Tagging for Service</td>
<td>2-9</td>
</tr>
<tr>
<td>Original Packaging</td>
<td>2-10</td>
</tr>
<tr>
<td>Other Packaging</td>
<td>2-10</td>
</tr>
<tr>
<td>Cleaning Requirements</td>
<td>2-10</td>
</tr>
</tbody>
</table>
Section 3: Performance Tests

Introduction ................................................. 3-1
Recommended Test Equipment ......................... 3-1
Test Connector ............................................. 3-1
Test Record .................................................. 3-1
Self Tests .................................................... 3-2
  Power-up Self Test ....................................... 3-2
  Selectable Self Tests ................................... 3-3
Performance Test Interval ............................... 3-3
Test Record .................................................. 3-3
Clock, Qualifier, and Data Inputs Test 1 ............... 3-4
Clock, Qualifier, and Data Inputs Test 2 ............... 3-9
Clock, Qualifier, and Data Inputs Test 3 (HP 1650B Only) 3-13
Clock, Qualifier, and Data Inputs Test 4 ............... 3-15
Clock, Qualifier, and Data Inputs Test 5 ............... 3-18
Clock, Qualifier, and Data Inputs Test 6 ............... 3-21
Glitch Test .................................................. 3-24
Threshold Accuracy Test ................................... 3-28

Section 4: Adjustments

Introduction ................................................. 4-1
Calibration Interval ....................................... 4-1
Safety Requirements ....................................... 4-1
Recommended Test Equipment ......................... 4-2
Instrument Warmup ......................................... 4-2
Calibration ................................................... 4-2
Power Supply Assembly Adjustment ...................... 4-3
CRT Monitor Assembly Adjustments ..................... 4-4
  Intensity, Sub-bright, and Contrast Adjustment .... 4-4
  Focus Adjustment ......................................... 4-5
  Horizontal Phase, Vertical Linearity, and Height Adjustments 4-6
System Board Assembly Threshold Adjustment .......... 4-7
  EXAMPLES ................................................ 4-8

Section 5: Replaceable Parts

Introduction ................................................. 5-1
Abbreviations .............................................. 5-1
Replaceable Parts List .................................... 5-1
Exchange Assemblies ...................................... 5-1
Ordering Information ...................................... 5-2
Direct Mail Order System ................................. 5-2
Section 6:

Service

Introduction ................................................................. 6-1
Safety ................................................................. 6-1
Theory of Operation ..................................................... 6-3
   Data Acquisition .................................................... 6-3
   Arming Control ...................................................... 6-3
   Memory ............................................................... 6-4
   CRT Controller ....................................................... 6-4
   Disk Controller ...................................................... 6-4
   Keypad and Knob Interface ...................................... 6-4
   RS-232-C Interface ................................................ 6-4
   Power Supply Assembly .......................................... 6-5
Trouble Isolation Flowcharts ...................................... 6-6
Power Supply Voltages Check ...................................... 6-14
   CRT Monitor Signals Check ...................................... 6-15
   Keyboard Signals Check .......................................... 6-16
Assembly Removal and Replacement ............................. 6-17
   Removal and Replacement of System Assembly Board ...... 6-17
   Removal and Replacement of CRT Monitor Assembly ...... 6-19
   Removal and Replacement of Power Supply .................. 6-20
   Removal and Replacement of Fan ............................... 6-20
   Removal and Replacement of Keyboard Assembly .......... 6-21
Self Tests ............................................................... 6-22
   Data Acquisition Self Test ...................................... 6-22
   RS-232-C Self Test ................................................ 6-23
   BNC Self Test ....................................................... 6-23
   Keyboard Self Test ............................................... 6-23
   RAM Self Test ....................................................... 6-23
   ROM Self Test ....................................................... 6-24
   Disk Drive Self Test .............................................. 6-24
   Cycle Through Tests ............................................. 6-24
   Auxiliary Power ................................................... 6-24
Contents

Section 1  General Information

Introduction ........................................................................................................... 1-1
Instruments Covered by this Manual ................................................................. 1-1
Safety Considerations ......................................................................................... 1-2
Product Description ............................................................................................ 1-2
Accessories Supplied ........................................................................................... 1-3
Accessories Available ........................................................................................ 1-3
Logic Analyzer Specifications ............................................................................ 1-4
  Probes ................................................................................................................ 1-4
  State Mode ......................................................................................................... 1-4
  Timing Mode ...................................................................................................... 1-4
Operating Characteristics ................................................................................... 1-5
  Probes ................................................................................................................ 1-5
  Measurement Configurations .......................................................................... 1-5
  State Analysis .................................................................................................... 1-6
  Timing Analysis ................................................................................................ 1-7
  Measurement and Display Functions ............................................................... 1-8
General Characteristics ...................................................................................... 1-9
  Operating Environment .................................................................................... 1-9
Recommended Test Equipment .......................................................................... 1-10
General Information

Introduction

This service manual explains how to test, adjust, and service the HP 1650B and HP 1651B Logic Analyzers. This manual is divided into six sections:

- General Information
- Installation
- Performance Tests
- Adjustments
- Replaceable Parts
- Service

This section of the manual includes a description of the HP 1650B/51B Logic Analyzers, specifications, options, available accessories, and recommended test equipment.

Listed on the title page of this manual is a microfiche part number. This number can be used to order 4 X 6 inch microfilm transparencies of the manual. Each microfiche contains up to 96 photo-duplicates of the manual pages. The microfiche package also includes the latest manual changes supplement and pertinent service notes.

Instruments Covered by this Manual

The instrument serial number is on the rear panel. Hewlett-Packard uses a two part serial number consisting of a four-digit prefix and a five-digit suffix separated by a letter (0000A00000). The prefix is the same for all identical instruments and changes only when a modification is made that affects parts compatibility. The suffix is assigned and is different for each instrument. This manual applies directly to instruments with the serial prefix shown on the title page.

An instrument manufactured after the printing of this manual may have a serial number prefix that is not listed on the title page. This unlisted serial prefix indicates the instrument is different from those described in this manual. The manual for this newer instrument is accompanied by a manual changes supplement. This supplement contains "change information" that explains how to adapt the manual to the newer instrument.

In addition to change information, the supplement may contain information for correcting errors in the manual. To keep this manual as current and accurate as possible, Hewlett-Packard recommends that you periodically request the latest manual change supplement. The supplement for this manual is identified with the manual print date and part number, both of which appear on the manual title page. Complimentary copies of the supplement are available from Hewlett-Packard.
Safety Considerations

This product is a Safety Class 1 instrument (provided with a protective earth terminal). Review the instrument and manual for safety markings and instructions before operating. Specific warnings, cautions, and instructions are placed wherever applicable throughout the manual. These precautions must be observed during all phases of operation, service, and repair of the instrument. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture, and intended use of this instrument.

Hewlett-Packard assumes no liability if the customer fails to comply with these safety requirements.

Product Description

The HP 1650B is an 80-channel STATE/TIMING (35 MHz/100 MHz) logic analyzer, selectable in 16-channel groupings. The HP 1651B is a 32-channel STATE/TIMING (25 MHz/100 MHz) analyzer, also selectable in 16-channel groupings. The user interface for both models consists of a panel keyboard with an RPG knob and a 9-inch, white-phosphor, high-resolution CRT for information display. A 3.5-inch Sony disk drive, for setup storage and information retrieval, is integral to the analyzers. An RS-232-C port, HP-IB port, and external arming trigger are available on the rear panel. The RS-232-C and HP-IB ports are used for printer hardcopy or for logic analyzer control via a controller. Either port can be used for hardcopy or control.

The following items are other main features of the logic analyzers:

- Simultaneous state/state, or simultaneous state/timing analysis.
- Time interval; number of states; pattern search; minimum, maximum, and average time interval statistics.
- Transitional timing to store data only when there is a transition.
- Clock qualifiers, storage qualification, time and number of state tagging, and prestore.
- Small lightweight, passive probing.
Accessories Supplied

The following accessories are supplied with the HP 1650B/51B Logic Analyzer.

- Woven probe cable (HP part number 01650-61607) with 40-pin connector on each side, 17 signal lines, 17 return lines, 2 power lines, and 2 power ground lines. Each cable supplies +5 volts for preprocessor power. Each cable supplies 600 milliamperes with a maximum power available from the HP 1650B/51B of 2 amperes. Five probe cables are supplied with the HP 1650B and two are supplied with the HP 1651B.

- Probe Tip Assemblies (HP part number 01650-61608) that provide 16 data channels, 1 clock channel, and 1 ground lead per pod assembly. The probe input specifications are listed in table 1-1. Five Probe Tip Assemblies are supplied with the HP 1650B and two are supplied with the HP 1651B.

- Grabbers for the probe tip assemblies are supplied in packages of 20 (HP part number 5959-0288). 100 grabbers (5 packages) are supplied with the HP 1650B and 40 grabbers (2 packages) are supplied with the HP 1651B.

- Two operating system disks.

- One 2.3 meter (7.5 feet) power cord. See section 2 for available power cords.

- One operating and reference manual set.

- One service manual.

- One RS-232-C Loopback Connector.

Accessories Available

The following accessories are available for the HP 1650B/51B Logic Analyzer.

- Termination Adapter - HP Part Number 01650-63201.

- Soft Carrying Case - HP Part Number 1540-1066.

- HP 1008A/006 Testmobile.

- HP 92192A 3.5-inch Microfloppy Disks (box of ten)

- Rackmount Kit - HP Part Number 5061-6175.

- HP Model 10269C Probe interface to connect the logic analyzer directly to microprocessor preprocessors.

- Preprocessors for specific microprocessors and bus systems (for more information contact your Hewlett-Packard Sales and Service Office).
Logic Analyzer Specifications

The following specifications are the performance standards or limits against which the HP 1650B/51B Logic Analyzer is tested.

Probes

Minimum Swing: 600 mV peak-to-peak.

Threshold Accuracy:

<table>
<thead>
<tr>
<th>Voltage Range</th>
<th>Accuracy</th>
</tr>
</thead>
<tbody>
<tr>
<td>-2.0V to +2.0V</td>
<td>± 150 mV</td>
</tr>
<tr>
<td>-9.9V to -2.1V</td>
<td>± 300 mV</td>
</tr>
<tr>
<td>+2.1V to +9.9V</td>
<td>± 300 mV</td>
</tr>
</tbody>
</table>

State Mode

Clock Repetition Rate: Single phase is 35 MHz maximum. With time or state counting, minimum time between states is 60 ns (16.67 MHz). Both mixed and demultiplexed clocking use master-slave clock timing; master clock must follow slave clock by at least 10 ns and precede the next slave clock by ≥50 ns.

Clock Pulse Width: ≥10 ns at threshold.

Setup Time: Data must be present prior to clock transition, ≥10 ns.

Hold Time: Data must be present after rising clock transition; 0 ns.

Data must be present after falling clock transition, 0 ns (HP 1651B); data must be present after falling L clock transition, 0 ns (HP 1650B); data must be present after falling J, K, M, and N clock transition. 1 ns (HP 1650B).

Timing Mode

Minimum Detectable Glitch: 5 ns wide at the threshold.
**Operating Characteristics**

The following operating characteristics are typical operating characteristics for the HP 1650B/51B Logic Analyzer.

**Probes**

Input RC: 100 KΩ ± 2% shunted by approximately 8 pF at the probe tip.

TTL Threshold Preset: +1.6 volts.

ECL Threshold Preset: -1.3 volts.

Threshold Range: -9.9 to +9.9 volts in 0.1V increments.

Threshold Setting: Threshold levels may be defined for pods 1 and 2 individually (HP 1651B). Threshold levels may be defined for pods 1, 2, and 3 on an individual basis and one threshold may be defined for pods 4 and 5 (HP 1650B).

Minimum Input Overdrive: 250 mV or 30% of the input amplitude, whichever is greater.

Maximum Voltage: ±40 volts peak.

Maximum Power Available Through Cables: (600 mA) 2/3 amp @ 5V per cable; 2 amp @ 5V per HP 1650B/51B.

**Measurement Configurations**

Analyzer Configurations:

<table>
<thead>
<tr>
<th>Analyzer 1</th>
<th>Analyzer 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timing</td>
<td>Off</td>
</tr>
<tr>
<td>Off</td>
<td>Timing</td>
</tr>
<tr>
<td>State</td>
<td>Off</td>
</tr>
<tr>
<td>Off</td>
<td>State</td>
</tr>
<tr>
<td>Timing</td>
<td>State</td>
</tr>
<tr>
<td>State</td>
<td>Timing</td>
</tr>
<tr>
<td>State</td>
<td>State</td>
</tr>
<tr>
<td>Off</td>
<td>Off</td>
</tr>
</tbody>
</table>

Channel Assignment: Each group of 16 channels (a pod) can be assigned to Analyzer 1, Analyzer 2, or remain unassigned. The HP 1650B contains 5 pods; the HP 1651B contains 2 pods.
State Analysis  MEMORY

Data Acquisition: 1024 samples/channel.

Trace Specification

Clocks: Five clocks (HP 1650B) or two clocks (HP 1651B) are available and can be used by either one or two state analyzers at any time. Clock edges can be ORed together and operate in single phase, two phase demultiplexing, or two phase mixed mode. Clock edge is selectable as positive, negative, or both edges for each clock.

Clock Qualifier: The high or low level of four ORed clocks (HP 1650B) or one clock (HP 1651B) can be ANDed with the clock specification. Setup time: 20 ns; hold time: 5 ns.

Pattern Recognizers: Each recognizer is the AND combination of bit (0, 1, or X) patterns in each label. Eight pattern recognizers are available when one state analyzer is on. Four are available to each analyzer when two state analyzers are on.

Range Recognizers: Recognizes data which is numerically between or on two specified patterns (ANDed combination of 0s and/or 1s). One range term is available and is assigned to the first state analyzer turned on. The maximum size is 32 bits and on a maximum of 2 pods.

Qualifier: A user-specified term that can be anystate, nostate, a single pattern recognizer, range recognizer, or logical combination of pattern and range recognizers.

Sequence Levels: There are eight levels available to determine the sequence of events required for trigger. The trigger term can occur anywhere in the first seven sequence levels.

Branching: Each sequence level has a branching qualifier. When satisfied, the analyzer will restart the sequence or branch to another sequence level.

Occurrence Counter: Sequence qualifier may be specified to occur up to 65535 times before advancing to the next level.

Storage Qualification: Each sequence level has a storage qualifier that specifies the states that are to be stored.

Enable/Disable: Defines a window of post-trigger storage. States stored in this window can be qualified.

Prestore: Stores two qualified states that precede states that are stored.
Tagging

State Tagging: Counts the number of qualified states between each stored state. Measurement can be shown relative to the previous state or relative to trigger. Maximum count is 4.4 X (10 to the 12th power).

Time Tagging: Measures the time between stored states, relative to either the previous state or the trigger. Maximum time between states is 48 hours.

With tagging on, the acquisition memory is halved; minimum time between states is 60 ns.

Symbols

Pattern Symbols: User can define a mnemonic for the specific bit pattern of a label. When data display is SYMBOL, mnemonic is displayed where the bit pattern occurs. Bit pattern can include 0s, 1s, and don’t cares.

Range Symbols: User can define a mnemonic covering a range of values. Bit pattern for lower and upper limits must be defined as a pattern of 0s and 1s. When data display is SYMBOL, values within the specified range are displayed as mnemonic + offset from base of range.

Number of Pattern and Range Symbols: 200 total used for both analyzers.

Symbols can be down-loaded over RS-232-C or HP-IB.

Timing Analysis

Transitional Timing Mode

Sample is stored in acquisition memory only when the data changes. A time tag stored with each sample allows reconstruction of waveform display. Time covered by a full memory acquisition varies with the number of pattern changes in the data.

Sample Period: 10 ns.

Maximum Time Covered by Data: 5000 seconds.

Minimum Time Covered by Data: 10.24 us.

Glitch Capture Mode

Data sample and glitch information stored every sample period.

Sample Period: 20 ns to 50 ns in a 1-2-5 sequence dependent on sec/div and delay settings.

Memory Depth: 512 samples/channel.

Time Covered by Data: Sample period X 512.

Waveform Display

Sec/div: 10 ns to 100 s; 0.01% resolution.

Delay: -2500 s to 2500 s; presence of data dependent on the number of transitions in data between trigger and trigger plus delay (transitional timing).

Accumulate: Waveform display is not erased between successive acquisitions.
Overlay Mode: Multiple channels can be displayed on one waveform display line. Primary use is to view summary of bus activity.

Maximum Number Of Displayed Waveforms: 24

Time Interval Accuracy

Channel to Channel Skew: 4 ns typical.

Time Interval Accuracy: ± (sample period + channel-to-channel skew + 0.01% of time interval reading).

Trigger Specification

Asynchronous Pattern: Trigger on an asynchronous pattern less than or greater than specified duration. Pattern is the logical AND of specified low, high, or don't care for each assigned channel. If pattern is valid but duration is invalid, there is a 20 ns reset time before looking for patterns again.

Greater Than Duration: Minimum duration is 30 ns to 10 ms with 10 ns or 0.01% resolution, whichever is greater. Accuracy is +0 ns to -20 ns. Trigger occurs at pattern + duration.

Less Than Duration: Maximum duration is 40 ns to 10 ms with 10 ns or 0.01% resolution, whichever is greater. Pattern must be valid for at least 20 ns. Accuracy is +20 ns to -20 ns. Trigger occurs at the end of the pattern.

Glitch/Edge Triggering: Trigger on glitch or edge following valid duration of asynchronous pattern while the pattern is still present. Edge can be specified as rising, falling or either. Less than duration forces glitch and edge triggering off.

Measurement and Display Functions

Autoscale (Timing Analyzer Only)

Autoscale searches for and displays channels with activity on the pods assigned to the timing analyzer.

Acquisition Specifications

Arming: Each analyzer can be armed by the run key, the other analyzer, or the external trigger on rear panel.

Trace Mode: Single mode acquires data once per trace specification; repetitive mode repeats single mode acquisitions until stop is pressed or until time interval between two specified patterns is less than or greater than a specified value, or within or not within a specified range. There is only one trace mode when two analyzers are on.

Labels

Channels may be grouped together and given a six character name. Up to 20 labels in each analyzer may be assigned with up to 32 channels per label. Primary use is for naming groups of channels such as address, data, and control busses.
Indicators

Activity Indicators: Provided in the Configuration, State Format, and Timing Format menus for identifying high, low, or changing states on the inputs.

Markers: Two markers (X and 0) are shown as dashed lines on the display.

Trigger: Displayed as a vertical dashed line in the timing waveform display and as line 0 in the state listing display.

Marker Functions

Time Interval: The X and 0 markers measure the time interval between one point on a timing waveform and trigger, two points on the same timing waveform, two points on different waveforms, or two states (time tagging on).

Delta States (State Analyzer Only): The X and 0 markers measure the number of tagged states between one state and trigger, or between two states.

Patterns: The X and 0 markers can be used to locate the nth occurrence of a specified pattern before or after trigger, or after the beginning of data. The 0 marker can also find the nth occurrence of a pattern before or after the X marker.

Statistics: X to 0 marker statistics are calculated for repetitive acquisitions. Patterns must be specified for both markers and statistics are kept only when both patterns can be found in an acquisition. Statistics are minimum X to 0 time, maximum X to 0 time, average X to 0 time, and ratio of valid runs to total runs.

Run/Stop Functions

Run: Starts acquisition of data in specified trace mode.

Stop: In single trace mode or the first run of a repetitive acquisition, STOP halts acquisition and displays the current acquisition data. For subsequent runs in repetitive mode, STOP halts acquisition of data and does not change current display.

Data Display/Entry

Display Modes: State listing, timing waveforms, interleaved, time-correlated listing of two state analyzers (time tagging on); time-correlated state listing and timing waveform display (state listing in upper half, timing waveform in lower half, and time tagging on).

Timing Waveform: Pattern readout of timing waveforms at X or 0 marker.

Bases: Binary, Octal, Decimal, Hexadecimal, ASCII (display only), and User-defined symbols.

General Characteristics

The following general characteristics for the HP 1650B/51B are the environmental operating conditions, shipping weights, and instrument dimensions.

Operating Environment

Temperature: Instruments, 0° to 55° C (+32° to 131°F); probes and cables, 0° to 65°C (+32° to 149°F). Recommended temperature range for disk media, 10° to 50°C (+50° to 149°F)
Humidity: Instruments up to 95% relative humidity at +40°C (104°F).
Recommended humidity range for disk media, 8% to 80% relative humidity at
+40°C (+104°F).

Altitude: To 4600 m (15,000 ft).

Vibration:

Operating: Random vibration 5-500 Hz, 10 minutes per axis, & 2.41 g (rms).

Non-operating: Random vibration 5-500 Hz, 10 minutes per axis, & 2.41 g (rms);
and swept sine resonant search, 5-500 Hz, 0.75 g (0-peak), 5 minute resonant dwell
@ 4 resonances per axis.

Weight: 10.0 kg (22 lbs) net; 18.2 kg (40 lbs) shipping.


Dimensions: See outline drawing below.

---

Recommended Test Equipment

Table 1-1 lists the test equipment required to test performance, make adjustments,
and troubleshoot the HP 1650B/51B Logic Analyzers. The table includes the
critical specifications of the test equipment and lists each procedure in which the
equipment is required. Other equipment may be substituted if it meets or exceeds
the critical specifications listed in the table.
Table 1-1. Recommended Test Equipment

<table>
<thead>
<tr>
<th>Equipment Required</th>
<th>Critical Specifications</th>
<th>Recommended Model</th>
<th>Use</th>
</tr>
</thead>
<tbody>
<tr>
<td>Oscilloscope</td>
<td>dual channel</td>
<td>HP 54502A</td>
<td>P,T</td>
</tr>
<tr>
<td></td>
<td>dc to 300 MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pulse Generator</td>
<td>5 ns pulse width</td>
<td>HP 8161A/020</td>
<td>P</td>
</tr>
<tr>
<td></td>
<td>20 ns period</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1.3 ns risetime</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>double pulse</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>100 kHz Repetition Rate</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Overshoot: 5% of Amp.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power Supply</td>
<td>+ or - 10.2 V output</td>
<td>HP 6216B</td>
<td>P</td>
</tr>
<tr>
<td></td>
<td>current: 0 - 0.4 amperes</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Adapter</td>
<td>BNC(t)-to-Dual Banana</td>
<td>HP Part Number 1251-2277</td>
<td>P</td>
</tr>
<tr>
<td>DMM</td>
<td>5.5 digit resolution</td>
<td>HP 3478A</td>
<td>A</td>
</tr>
<tr>
<td>Resistor</td>
<td>2 ohms, 25 watts</td>
<td>HP Part Number 0811-1390</td>
<td>T</td>
</tr>
<tr>
<td>BNC Cable (2)</td>
<td>50 ohms with UG-88C/U BNC (m) connectors</td>
<td>HP 10503A</td>
<td>P</td>
</tr>
<tr>
<td>BNC Adapter (2)</td>
<td>BNC tcc (m) (f) (f)</td>
<td>HP Part Number 1250-0781</td>
<td>P</td>
</tr>
<tr>
<td>BNC Feedthrough</td>
<td>50 ohm BNC</td>
<td>HP 10100C</td>
<td>P</td>
</tr>
</tbody>
</table>

* P = Performance Tests, A = Adjustments, T = Troubleshooting
# Section 2

## Installation

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Introduction</td>
<td>2-1</td>
</tr>
<tr>
<td>Safety Considerations</td>
<td>2-1</td>
</tr>
<tr>
<td>Initial Inspection</td>
<td>2-1</td>
</tr>
<tr>
<td>Power Requirements</td>
<td>2-1</td>
</tr>
<tr>
<td>Line Voltage Selection</td>
<td>2-2</td>
</tr>
<tr>
<td>Power Cable</td>
<td>2-3</td>
</tr>
<tr>
<td>Operating Disk Installation</td>
<td>2-3</td>
</tr>
<tr>
<td>Applying Power</td>
<td>2-3</td>
</tr>
<tr>
<td>User Interface</td>
<td>2-5</td>
</tr>
<tr>
<td>HP-IB Interfacing</td>
<td>2-5</td>
</tr>
<tr>
<td>HP-IB Address Selection</td>
<td>2-6</td>
</tr>
<tr>
<td>RS-232-C Interface</td>
<td>2-7</td>
</tr>
<tr>
<td>RS-232-C Configuration</td>
<td>2-8</td>
</tr>
<tr>
<td>Operating Environment</td>
<td>2-9</td>
</tr>
<tr>
<td>Storage and Shipment</td>
<td>2-9</td>
</tr>
<tr>
<td>Tagging for Service</td>
<td>2-9</td>
</tr>
<tr>
<td>Original Packaging</td>
<td>2-10</td>
</tr>
<tr>
<td>Other Packaging</td>
<td>2-10</td>
</tr>
<tr>
<td>Cleaning Requirements</td>
<td>2-10</td>
</tr>
</tbody>
</table>
Installation

Introduction
This section of the manual contains information and instructions necessary for setting up the HP 1650B/51B Logic Analyzer. This includes inspection procedures, power requirements, hardware connections and configurations, and packaging information.

Safety Considerations
The safety symbols used with Hewlett-Packard instruments are illustrated in the front of this manual. WARNING and CAUTION symbols and instructions should be reviewed before operating the instrument. These warnings and cautions must be followed for your own protection and to avoid damaging the instrument.

Initial Inspection
Inspect the shipping container for damage. If the shipping container or cushioning material is damaged, keep it until the contents of the shipment have been checked for completeness and the instrument has been checked mechanically and electrically. The contents of the shipment are listed under "Accessories Supplied" in Section 1. If the contents are incomplete, if there is mechanical damage or defect, or if the instrument does not operate properly, notify the nearest Hewlett-Packard office. If the shipping container is damaged, or the cushioning materials show signs of stress, notify the carrier as well as the Hewlett-Packard office. Keep the shipping materials for the carrier’s inspection. The Hewlett-Packard office will arrange for repair or replacement at HP option without waiting for claim settlement.

Power Requirements
The HP 1650B/51B Logic Analyzer requires a power source of either 115 Vac or 230 Vac, -22% to +10%; single phase, 48 to 66 Hz, 200 Watts maximum power.

Caution
BEFORE CONNECTING POWER TO THIS INSTRUMENT, be sure the Line Voltage Select switch on the rear panel of the instrument is set properly and the correct fuse is installed.
Line Voltage Selection

When shipped from the factory, the line voltage selector is set and an appropriate fuse is installed for operating the instrument in the country of destination.

To operate the instrument from a power source other than the one set at the factory:

1. Turn the rear power switch to the OFF position and remove the power cord from the instrument.

2. Remove the fuse module by carefully prying it at the top center of the module until you can grasp it and pull it out by hand as shown below.

Figure 2-1. Fuse Module Removal
3. Reinsert the fuse module with the arrows aligned for your application. See fuse module below.

![Fuse Module Diagram]

**Figure 2-2. Fuse Module**

4. Reconnect the power cord, turn the rear power switch to the ON position, and continue normal operation.

---

**Power Cable**

This instrument is equipped with a three-wire power cable. When connected to an appropriate AC power outlet, this cable grounds the instrument cabinet. The type of power cable plug shipped with the instrument depends on the country of destination. See Table 2-1 for the option numbers of available power cables and plug configurations.

---

**Operating Disk Installation**

This instrument is shipped with a yellow protective disk in the disk drive. Before applying power to the instrument, remove the protective disk from the disk drive and install the operating disk. Reinstall the protective disk whenever the instrument is to transported.

---

**Applying Power**

When power is applied to the HP 1650B/51B, a power-up self test is automatically performed. For information on the power-up self test, refer to section 3.
<table>
<thead>
<tr>
<th>PLUG TYPE</th>
<th>CABLE PART NO.</th>
<th>PLUG DESCRIPTION</th>
<th>LENGTH IN/CM</th>
<th>COLOR</th>
<th>COUNTRY</th>
</tr>
</thead>
<tbody>
<tr>
<td>OPT 300</td>
<td>5120-1251, 8120-1703</td>
<td>Straight #85135A 20°</td>
<td>90, 200</td>
<td>Gray, Mint Gray</td>
<td>United Kingdom, Cyprus, Nigeria, Zimbabwe, Singapore</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>90, 220</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 301</td>
<td>5120-1889, 8120-2001</td>
<td>Straight #A55116A 60°</td>
<td>79, 240</td>
<td>Gray, Mint Gray</td>
<td>Australia, New Zealand</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>89, 241</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 302</td>
<td>5120-1882, 8120-1857</td>
<td>Straight #E18-111 45°, Straight Shielded</td>
<td>79, 200</td>
<td>Mint Gray, Mint Gray, Ochre Brown</td>
<td>East and West Europe, South America, Asia, Africa, Middle East, Unlisted in many locations</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>79, 200</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 303**</td>
<td>5120-1859, 8120-1920</td>
<td>Straight #E560-159 90°, Straight Shielded</td>
<td>90, 228</td>
<td>Ochre Gray, Ochre Gray, Black</td>
<td>United States, Canada, Mexico, Philippines, Taiwan</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>90, 228</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 304**</td>
<td>5120-469</td>
<td>Straight #E465-159</td>
<td>90, 228</td>
<td>Black</td>
<td>United States, Canada</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>90, 228</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 305</td>
<td>5120-1824, 8120-1640</td>
<td>GECC+1 Sistem Cabel (Bell 250v)</td>
<td>10, 56</td>
<td>Jade Gray</td>
<td>For interconnecting system components and peripherals, United States and Canada only</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>10, 56</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 206</td>
<td>5120-2164, 8120-2260</td>
<td>Straight #E550-111 195-2450 Type 12 90°</td>
<td>79, 200</td>
<td>Mint Gray, Mint Gray</td>
<td>Switzerland</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>79, 200</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 212</td>
<td>5120-2195, 8120-2145</td>
<td>Straight #D410 10°</td>
<td>75, 200</td>
<td>Multi-Gray, Multi-Gray</td>
<td>Denmark</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>75, 200</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 311</td>
<td>5120-2111, 8120-400</td>
<td>Straight #A515164 90°</td>
<td>79, 200</td>
<td>Jade Gray</td>
<td>Republic of South Africa, India</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>79, 200</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OPT 318</td>
<td>5120-4751, 8120-4754</td>
<td>Straight Multi 45°</td>
<td>90, 230</td>
<td>Dark Gray</td>
<td>Japan</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>90, 230</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes:

Part number shown for plug or industry identifier for plug only. Number shown for cable is HP part number for complete cable, including plug.

**These cords are included in the CMA certification approval of the equipment.

*Caution: Ground

+1-Liner: Neutral
User Interface

The front-panel user interface of the HP 1650B/51B consists of front-panel keys, the KNOB, and display. The interface allows configuration of each analyzer (machine) within the logic analyzer. It also displays acquired data and measurement results.

Use the front-panel interface with the following process:

- select the desired menu with menu keys
- place the cursor on the desired field within the menu by rotating the KNOB
- display the field options or current data by pressing the SELECT key
- select the desired option by rotating the KNOB or entering new data by using the KNOB or the keypad
- Start and stop data acquisition by using the RUN and STOP keys

HP-IB Interfacing

The Hewlett-Packard Interface Bus (HP-IB) is Hewlett-Packard’s implementation of IEEE Standard 488-1978, "Standard Digital Interface for Programming Instrumentation." HP-IB is a carefully defined interface that simplifies the integration of various instruments and computers into systems. The interface makes it possible to transfer messages between two or more HP-IB compatible devices. HP-IB is a parallel bus of 16 active signal lines divided into three functional groups according to function.

Eight signal lines, called data lines, are in the first functional group. The data lines are used to transmit data in coded messages. These messages are used to program the instrument function, transfer measurement data, and coordinate instrument operation. Input and output of all messages, in bit parallel-byte serial form, are also transferred on the data lines. A 7-bit ASCII code normally represents each piece of data.

Data is transferred by means of an interlocking "Handshake" technique which permits data transfer (asynchronously) at the rate of the slowest active device used in that transfer. The data byte control lines coordinate the handshaking and form the second functional group.

The remaining five general interface management lines (third functional group) are used to manage the devices connected to the HP-IB. This includes activating all connected devices at once, clearing the interface, and other operations.

The HP-IB connector and on the rear panel are shown in figure 2-3.
HP-IB Address Selection

Each instrument connected to the HP-IB interface bus requires a unique address. The address provides a method for the system computer to select individual instruments on the bus. The address of the HP 1650B/51B defaults at power up to decimal '07'. The corresponding ASCII code is a listen of "7" and a talk address of "G." To change the address of the HP 1650B/51B proceed as follows:

1. Press the I/O key on the front-panel keypad and the I/O menu will appear on screen.

2. Rotate the KNOB until "I/O Port Configuration" is highlighted.

3. Press the SELECT key and the External I/O Port Configuration menu will appear on screen.
Figure 2-4. External I/O Port Configuration Menu

4. Select the HP-IB Address field with the KNOB and press the SELECT key.

5. When the pop-up field appears on screen, rotate the KNOB to select the desired HP-IB address.

6. Press the SELECT key to enter the new address.

7. Select the DONE field in the upper-right corner with the KNOB to exit the External I/O Port Configuration menu.

---

The HP 1650B/51B interfaces with RS-232-C communication lines through a standard 25 pin D connector. The HP 1650B/51B is compatible with RS-232-C protocol. When a hardware handshake method is used, the Data Terminal Ready (DTR) line (pin 20 on the Computer/Modem connector) is used to signal whether space is available in the logical I/O buffer for more data. Pin outs of the RS-232-C connectors are listed in table 2-4.
### Table 2-1. RS-232-C Signal Definitions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>RS-232-C Function</th>
<th>Standard</th>
<th>Signal Direction and Level</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Protective Ground</td>
<td>AA</td>
<td>Not applicable</td>
</tr>
<tr>
<td>2</td>
<td>Transmitted Data (TD)</td>
<td>BA</td>
<td>Data from Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>High = Space = &quot;0&quot; = +12 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low = Mark = &quot;1&quot; = -12 V</td>
</tr>
<tr>
<td>3</td>
<td>Received Data (RD)</td>
<td>BB</td>
<td>Data to Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>High = Space = &quot;0&quot; = +3 V to +25 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low = Mark = &quot;1&quot; = -3 V to -25 V</td>
</tr>
<tr>
<td>4</td>
<td>Request to Send (RTS)</td>
<td>CA</td>
<td>Signal from Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>High = ON = +12 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low = OFF = -12 V</td>
</tr>
<tr>
<td>5</td>
<td>Clear to Send (CTS)</td>
<td>CB</td>
<td>Signal to Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>High = ON = +3 V to +12 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low = OFF = -3 V to -25 V</td>
</tr>
<tr>
<td>6</td>
<td>Data Set Ready (DSR)</td>
<td>CC</td>
<td>Signal to Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>High = ON = +3 V to +25 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low = OFF = -3 V to -25 V</td>
</tr>
<tr>
<td>7</td>
<td>Signal Ground</td>
<td>AB</td>
<td>Not applicable</td>
</tr>
<tr>
<td>8</td>
<td>Data Carrier Detect (DCD)</td>
<td>CF</td>
<td>Signal to Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>High = ON = +3 V to +25 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low = OFF = -3 V to -25 V</td>
</tr>
<tr>
<td>20</td>
<td>Data Terminal Ready (DTR)</td>
<td>CD</td>
<td>Signal from Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>High = ON = +12 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Low = OFF = -12 V</td>
</tr>
<tr>
<td>23</td>
<td>Data Signal Rate Selector</td>
<td>CH/CI</td>
<td>Signal from Logic Analyzer</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Always High = ON = +12 V</td>
</tr>
</tbody>
</table>

#### RS-232-C Configuration

At power up, the RS-232-C interface is configured as shown in previous figure. To change the RS-232-C configuration:

1. Press the I/O key on the front-panel keypad and the I/O menu will appear on screen.
2. Rotate the KNOB until "I/O Port Configuration" is highlighted.
3. Touch the SELECT key and the External I/O Port Configuration menu will appear on screen.
4. Using the KNOB and SELECT key, configure the RS-232-C interface as desired.

5. Select the DONE field in the upper-right corner with the KNOB to exit the External I/O Port Configuration menu.

---

**Operating Environment**

The operating environment for the HP 1650B/51B is described in table 1-2. Note the non-condensing humidity limitation. Condensation within the instrument cabinet can cause poor operation or malfunction. Protection should be provided against temperature extremes which cause condensation within the instrument.

The HP 1650B/51B operates at all specifications within the temperature and humidity range given in table 1-2.

---

**Storage and Shipment**

The instrument may be stored or shipped in environments with the following limits:

- **Temperature:** -40 degrees C to +75 degrees C.
- **Humidity:** Up to 90% at 65 degrees C.
- **Altitude:** Up to 15,300 metres (50,000 feet).

---

**Tagging for Service**

If the instrument is to be shipped to a Hewlett-Packard office for service or repair, attach a tag to the instrument identifying the owner, address of the owner, complete instrument model and serial numbers, and a description of the service required.
Original Packaging

If the original packaging material is unavailable or unserviceable, materials identical to those used in factory packaging are available through Hewlett-Packard offices. If the instrument is to be shipped to a Hewlett-Packard office for service, attach a tag identifying the owner, address of the owner, complete instrument model and serial numbers, and a description of the service required. Mark the container FRAGILE to ensure careful handling. In any correspondence, refer to the instrument by model number and full serial number.

Other Packaging

The following general instructions should be followed for repacking the instrument with commercially available materials.

- Remove discs from disk drives and install yellow shipping discs.
- Wrap the instrument in heavy paper or plastic.
- Use a strong shipping container. A double-wall carton made of 350 lb. test material is adequate.
- Use a layer of shock-absorbing material 70 to 100 mm (3 to 4 inches) thick around all sides of the instrument to provide firm cushioning and prevent movement inside the container. Protect the control panel with cardboard.
- Seal the shipping container securely.
- Mark the shipping container FRAGILE to ensure careful handling.
- In any correspondence, refer to the instrument by model number and serial number.

Cleaning Requirements

Use MILD SOAP AND WATER to clean the HP 1650B/5IB cabinet and front panel. Care must be taken to not use a harsh soap which may damage the water-base paint finish of the instrument.
Contents

Section 3  Performance Tests

Introduction .......................................................... 3-1
Recommended Test Equipment ................................. 3-1
Test Connector ....................................................... 3-1
Test Record ......................................................... 3-1
Self Tests .............................................................. 3-2
  Power-up Self Test ............................................... 3-2
  Selectable Self Tests ........................................... 3-3
Performance Test Interval ....................................... 3-3
Test Record ........................................................ 3-3
Clock, Qualifier, and Data Inputs Test 1 ..................... 3-4
Clock, Qualifier, and Data Inputs Test 2 ..................... 3-9
Clock, Qualifier, and Data Inputs Test 3 (HP 1650B Only) 3-13
Clock, Qualifier, and Data Inputs Test 4 ..................... 3-15
Clock, Qualifier, and Data Inputs Test 5 ..................... 3-18
Clock, Qualifier, and Data Inputs Test 6 ..................... 3-21
Glitch Test .......................................................... 3-24
Threshold Accuracy Test ........................................ 3-28
Performance Tests

Introduction

These procedures test the electrical performance of the logic analyzer by using the specifications in table 1-1 as the performance standards. All tests may be performed without access to the interior of the instrument.

Recommended Test Equipment

Equipment required for the performance tests in this section is listed in the Recommended Test Equipment table in Section 1. Any equipment that satisfies the critical specification listed in the table may be substituted for the recommended model.

Test Connector

The performance tests and adjustments require connecting pulse generator outputs to probe pod inputs. Figure 3-1 is a test connector that may be built to allow testing of multiple channels (up to eight at one time). The test connector consists of a BNC connector and a length of wire. Connecting more than eight channels to the test connector at a time will induce loading of the circuit and true signal representation will degrade. Test results may not be accurate if more than eight channels are connected to the test connector.

The Hewlett-Packard part number for the BNC connector in figure below is 1250-1032. An equivalent part may be used in place of the Hewlett-Packard part.

![Test Connector Diagram]

Figure 3-1. Test Connector

Test Record

The results of the performance tests may be tabulated on the Test Record provided at the end of this section. The Test Record lists the performance tests and provides an area to mark whether the pod passed or failed the test. The results recorded in the table at incoming inspection may be used for later comparisons of the tests during periodic maintenance, troubleshooting, and after repairs or adjustments.
The power-up self test is automatically performed upon applying power to the logic analyzer. Since the performance tests require test equipment, self tests may be performed individually to provide a higher level of confidence that the instrument is operating properly. A message that the instrument has failed the test will appear if any problem is encountered during the test. The individual self tests may be performed for functions listed in the self test menu which is invoked via the I/O menu. The HP 1650B/51B self test is located on the operating system disk and is required to run the tests.

**Power-up Self Test**

The power-up self test is automatically invoked at power-up of the HP 1650B/51B Logic Analyzer. The revision number of the operating system firmware is given in the upper right of the screen during the power-up self test. As each test completes, either passed or failed is printed in front of the name of the test in the following manner:

**PERFORMING POWER-UP SELF TESTS**

- passed ROM test
- passed RAM test
- passed Interrupt test
- passed Display test
- passed Keyboard test
- passed Acquisition test
- passed Threshold test
- passed Disk test

**LOADING SYSTEM FILE**

As indicated by the last message, the HP 1650B/51B automatically loads the operating system disk in the disk drive. If the operating system disk is not in the disk drive, the message SYSTEM DISC NOT FOUND is displayed at the bottom of the screen and NO DISK is displayed in front of disk test in place of "passed".

If the above message appears, turn off the instrument, insert the operating system disk into the disk drive, and again apply power.
Selectable Self Tests

Seven self tests may be invoked individually via the Self Test menu. The seven selectable self tests are:

- Data Acquisition
- RS-232-C
- External Trigger BNCs
- Keyboard
- RAM
- ROM
- Disk Drive
- Cycle through all tests

The required test is selected by moving the cursor to the test and pressing the front panel SELECT key. A pop-up menu appears with a description of the test to be performed. The self test does not begin until the cursor is placed on Execute and the front panel SELECT key is pressed.

After the test has been completed, either Passed, Failed, or Tested is displayed on the Self Test menu in front of the test. These tests are used as troubleshooting aids. Section 6 contains information on the individual tests used for troubleshooting.

Performance Test Interval

The calibration cycle for the logic analyzer is two years, therefore, periodic performance verification of the HP 1650B/51B is recommended at two year intervals. The instrument's performance should be verified after it has been serviced, or if improper operation is suspected. Calibration should be performed before any performance verification tests. Further checks requiring access to the interior of the instrument are included in the adjustment section, but are not required for the performance verification.

Test Record

The results of the performance tests may be tabulated on the Test Record provided at the end of this section. The Test Record lists the performance tests and provides an area to mark whether the pool passed or failed the test. The results recorded in the table at incoming inspection may be used for later comparisons of the tests during periodic maintenance, troubleshooting, and after repairs or adjustments.
Clock, Qualifier, and Data Inputs Test 1

Description: This test verifies maximum clock rate with counting mode for the HP 1650B/51B. This test also verifies the setup and hold times for the falling edge of the HP 1650B L clock specification, and the falling edge of the HP 1651B J and K clock specification.

Specification: Clock repetition rate; with time or state counting mode on, minimum time between states is 60 ns.

Setup time: Data must be present prior to clock transition; ≥ 10 ns.

HP 1650B hold time: Data must be present after falling edge of L clock transition; 0 ns.

HP 1651B hold time: Data must be present after falling edge of J and K clock transition, 0 ns.

Equipment:

- Pulse Generator ........................................ HP 8161A/020
- Oscilloscope .............................................. HP 54502A
- 50 Ohm Feedthru (2) ...................................... HP 10100C
- Test Connector see figure 3-1 ............................. (2)

Procedure:

1. Connect the HP 1650B/51B and test equipment as in figure 3-2.

![Diagram of Test Setup]

Figure 3-2. Setup for Data Test 1

Note

In this setup, only eight channels are tested at a time to minimize loading. Ground lead must be connected to ensure accurate test results.
2. Adjust pulse generator for the output in figure 3-3.

![Figure 3-3. Waveform for Data Test 1](image)

Setting for HP 8161A:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Output A</th>
<th>Output B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Mode</td>
<td>Norm</td>
<td>---</td>
</tr>
<tr>
<td>Period (PER)</td>
<td>50 ns</td>
<td>---</td>
</tr>
<tr>
<td>Width (WID)</td>
<td>10 ns</td>
<td>10 ns</td>
</tr>
<tr>
<td>Leading Edge [LEE]</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>Trailing Edge [TRE]</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>High Level (HIL)</td>
<td>3.2 V</td>
<td>3.2 V</td>
</tr>
<tr>
<td>Low Level (LOL)</td>
<td>0 V</td>
<td>0 V</td>
</tr>
<tr>
<td>Delay (DEL)</td>
<td>0 ns</td>
<td>0 ns</td>
</tr>
<tr>
<td>Output Mode</td>
<td>ENABLE</td>
<td>ENABLE</td>
</tr>
</tbody>
</table>

3. Assign the pod under test to Analyzer 1 in the System Configuration as in 3-4. Refer to steps a through c if unfamiliar with menu.

![Figure 3-4. System Configuration for Data Test 1](image)

a. Move cursor to Type field of Analyzer 1 and SELECT.
b. Set the analyzer Type to State using cursor and SELECT.
c. Move cursor to Pod to be tested and assign to Machine 1.
4. In the State Format Specification assign Clock Period $> 60$ ns. Also assign lower 8 channels of the pod under test to a label as shown in next figure. If testing HP 1650B then assign falling edge of L clock for all pods. If testing HP 1651B then assign falling edge of J clock for all pods. Refer to steps a through c if unfamiliar with the menus.

![Figure 3-5. State Format Specification for Data Test 1](image)

a. Press front-panel FORMAT key.

b. Move cursor to Clock field of menu. Use cursor and SELECT key to set appropriate clock for falling edge as in next figure.

![Figure 3-6. Clock Assignment for Data Test 1](image)
c. Move cursor to the bit assignment field and turn on appropriate eight bits to be tested (\(\ast\) = on; \(\cdot\) = off) as in figure below.

![Figure 3-7. Bit Assignment for Data Test 1](image)

5. Set up the State Trace Specification without sequencing levels and set Count States as in next figure.

![Figure 3-8. Trace Specification for Data Test 1](image)

a. Press front-panel TRACE key.

b. Move cursor to Count, press SELECT, then move cursor to States, press SELECT, and set to any state by pressing SELECT again.
6. Press RUN. The State Listing is displayed and shows Fs for the channels under test, when test is passed, as in figure 3-9.

![Figure 3-9. State Listing for Data Test 1](image)

Note: To ensure consistent pattern of Fs in listing, use front-panel ROLL field and knob to scroll through State Listing.

7. If testing the HP 1651B, connect the K clock of Pod 2 to the test connector and repeat steps 4 and 6 for the falling edge of K clock.

8. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector. If testing the HP 1651B then re-assign the falling edge of J clock.

9. Repeat steps 3, 4, 6 and 7 until all pods have been tested.

10. Disconnect lower eight bits (bits 0 through 7) from test connector. Attach upper eight bits (bits 8 through 15) to the test connector.

11. Repeat steps 3, 4, 6, 7 and 8 until the upper bits of all pods have been tested.
Clock, Qualifier, and Data Inputs Test 2

Description: This test verifies the setup and hold time specification for the rising edge transition of all clocks on the HP 1650B/51B.

Specification:

Setup time: Data must be present prior to clock transition; ≥ 10 ns.

Hold time: Data must be present after rising clock transition; 0 ns.

Equipment:

- Pulse Generator: HP 8161A/020
- Oscilloscope: HP 54502A
- 50 Ohm Feedthru (2): HP 10100C
- Test Connectors (2): see figure 3-1

Procedure:

1. Connect the HP 1650B/51B and test equipment as in figure 3-10.

![Figure 3-10. Test Setup for Data Test 2](image)

Note:

In this setup, only eight channels are tested at a time to minimize loading. Ground lead must be connected to ensure accurate test results.
2. Adjust pulse generator for the output in figure 3-11. Pulse generator settings are different for HP 1650B and HP 1651B.

![Waveform for Data Test 2](image)

**Figure 3-11. Waveform for Data Test 2**

Setting for HP 8161A:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Output A</th>
<th>Output B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Mode</td>
<td>Norm</td>
<td>---</td>
</tr>
<tr>
<td>Period (PER)</td>
<td>28.5 ns</td>
<td>---</td>
</tr>
<tr>
<td>HP 1650B</td>
<td>28.5 ns</td>
<td>---</td>
</tr>
<tr>
<td>HP 1651B</td>
<td>40 ns</td>
<td>---</td>
</tr>
<tr>
<td>Width (WID)</td>
<td>18.5 ns</td>
<td>18.5 ns</td>
</tr>
<tr>
<td>HP 1650B</td>
<td>18.5 ns</td>
<td>---</td>
</tr>
<tr>
<td>HP 1651B</td>
<td>30 ns</td>
<td>30 ns</td>
</tr>
<tr>
<td>Leading Edge (LEE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>Trailing Edge (TRE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>High Level (HIL)</td>
<td>3.2 V</td>
<td>3.2 V</td>
</tr>
<tr>
<td>Low Level (LIL)</td>
<td>0 V</td>
<td>0 V</td>
</tr>
<tr>
<td>Delay (DEL)</td>
<td>0 ns</td>
<td>0 ns</td>
</tr>
<tr>
<td>Output Mode</td>
<td>ENABLE</td>
<td>ENABLE</td>
</tr>
</tbody>
</table>

3. Assign the pod under test to Analyzer 1 in System Configuration as in previous test figure 3-4.

4. In the State Format Specification assign Clock Period <60 ns, and rising edge of J clock. Also, assign lower 8 channels of the pod under test to a label as in figure 3-12.

![State Format Specification](image)

**Figure 3-12. State Format Specification for Data Test 2**
5. Set the **State Trace Specification** without sequencing levels and set **Count** to **Off** as in Figure 3-13.

![State Listing for Data Test 2](image)

**Figure 3-13. State Listing for Data Test 2**

6. Press **RUN**. The **State Listing** is displayed and lists all 0s for the channels under test, if passed test, as in figure 3-14.

![Setup for Data Test 3](image)

**Figure 3-14. Setup for Data Test 3**

---

**Note**

To ensure consistent pattern of 0s in listing, use front-panel **ROLL** keys and knob to scroll through **State Listing**.

---

**HP 1650B/1651B Service Manual**

**Performance Tests**

3-11
7. Connect the next clock to the test connector and repeat steps 4 and 6 for the appropriate clock. Repeat until all clocks have been tested (clocks J, K, L, M and N).

8. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector.

9. Repeat steps 3, 4, 6 and 7 until all pods have been tested (pods 1 through 5). Start again with the rising edge of J clock and test the pod with all clocks.

10. Repeat until the lower bits of all pods have been tested (pods 1 through 5).

11. Disconnect lower eight bits (bits 0 through 7) from test connector. Attach upper eight bits (bits 8 through 15) to the test connector. Repeat steps 3, 4, 6, 7, and 8 until the upper bits of all pods have been tested (pods 1 through 5).
Clock, Qualifier, and Data Inputs Test 3 (HP 1650B Only)

**Description:** This performance test verifies the hold time specification for the falling clock transitions of the J, K, M and N clock on the HP 1650B.

**Specification:** HP 1650B Hold time: Data must be present after falling J, K, M and N clock transition; 1 ns.

**Equipment:**

- Pulse Generator: HP 8161A/02C
- Oscilloscope: HP 54502A
- 50 ohm Terminators: HP 10100C
- Test Connectors: see Figure 3-1

**Procedure:**

1. Connect the HP 1650B and test equipment as in figure 3-15.

![Figure 3-15. Setup for Data Test 3](image)

**Note:** In this setup, only eight channels are tested at a time to minimize loading. Ground lead must be connected to ensure accurate test results.

2. Adjust pulse generator for the outputs in figure 3-16.

![Figure 3-16. Waveform for Data Test 3](image)
Setting for HP 8161A:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Output A</th>
<th>Output B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Mode</td>
<td>Norm</td>
<td>---</td>
</tr>
<tr>
<td>Period (PER)</td>
<td>57 ns</td>
<td>11 ns</td>
</tr>
<tr>
<td>Width (WID)</td>
<td>11 ns</td>
<td>10 ns</td>
</tr>
<tr>
<td>Leading Edge (LEE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>Trailing Edge (TRE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>High Level (HIL)</td>
<td>3.2 V</td>
<td>3.2 V</td>
</tr>
<tr>
<td>Low Level (LCL)</td>
<td>0 V</td>
<td>0 V</td>
</tr>
<tr>
<td>Delay (DEL)</td>
<td>0 ns</td>
<td>---</td>
</tr>
<tr>
<td>Double Pulse (DPL)</td>
<td>---</td>
<td>28.5 ns</td>
</tr>
<tr>
<td>Output Mode</td>
<td>ENABLE</td>
<td>ENABLE</td>
</tr>
</tbody>
</table>

3. Assign the pod under test to Analyzer 1 in the System Configuration as in previous test figure 3-4.

4. In the State Format Specification menu assign Clock Period < 60 ns, and falling edge of J clock. Also, assign the lower 8 channels of the pod under test to a label as in figure 3-12.

5. Set the State Trace Specification without sequencing levels and set Count Off as in previous figure 3-13.

6. Press RUN. The State Listing is displayed and lists alternating Fs and Os as in figure 3-17; if test has passed.

![Figure 3-17: State Listing for Data Test 3](image)

**Note**: To ensure consistent pattern of alternating Fs and Os, use the front-panel ROLL field and knob to scroll through State Listing.

7. Connect the next clock to the test connector and repeat steps 4 and 6 for the appropriate clock. Repeat until the J, K, M and N clocks have been tested.

8. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector. Repeat steps 3, 4, 6 and 7 until all pods have been tested (pods 1 through 5). Start again with the falling edge of the J clock and test the pod with all clocks except L clock.
9. Disconnect lower eight bits (bits 0 through 7) from test connector. Attach upper eight bits (bits 8 through 15) to the test connector. Repeat steps 3, 4, 6, 7 and 8 until the upper bits of all pods have been tested (pods 1 through 5).

Clock, Qualifier, and Data Inputs Test 4

Description: This test verifies the minimum swing voltages of the input probes and the maximum clock rate of the HP 1650B/51B when it is in single phase mode.

Specification:
Minimum swing: 600 mV peak-to-peak.

HP 1650B Clock repetition rate: Single phase is 35 MHz maximum.

HP 1651B Clock repetition rate: Single phase is 25 MHz maximum.

Clock pulse width: ≥ 10 ns at threshold.

Equipment:

- Pulse Generator
- Oscilloscope
- 50 Ohm Feedthru
- Test Connectors

Procedure:

1. Connect the HP 1650B/51B and test equipment as in figure 3-18. In order to most accurately measure the amplitude of the test signals from the pulse generator, high impedance scope probes should be used to look at the signal levels at the output of the pulse generator.

Figure 3-18. Setup for Data Test 4

Note

In this setup, only eight channels are tested at a time to minimize loading. Ground lead must be connected to ensure accurate test results. It is recommended that all eight channel grounds be connected.
2. Adjust pulse generator for the output in figure 3-19. Pulse generator settings are different for HP 1650B and HP 1651B.

![Waveform Diagram]

Figure 3-19. Waveform for Data Test 4

Setting for HP 8161A:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Output A</th>
<th>Output B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Mode</td>
<td>Norm</td>
<td>---</td>
</tr>
<tr>
<td>Period (PER)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HP 1650B</td>
<td>57 ns</td>
<td>---</td>
</tr>
<tr>
<td>HP 1651B</td>
<td>60 ns</td>
<td>---</td>
</tr>
<tr>
<td>Width (WID)</td>
<td>20 ns</td>
<td>10 ns</td>
</tr>
<tr>
<td>Leading Edge (LEE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>Trailing Edge (TRE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>High Level (HIL)</td>
<td>1.9 V</td>
<td>1.9 V (see Note)</td>
</tr>
<tr>
<td>Low Level (LOL)</td>
<td>1.3 V</td>
<td>1.3 V (see Note)</td>
</tr>
<tr>
<td>Delay (DEL)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HP 1650B</td>
<td>18.5 ns</td>
<td>---</td>
</tr>
<tr>
<td>HP 1651B</td>
<td>30 ns</td>
<td>---</td>
</tr>
<tr>
<td>Double Pulse (DBL)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HP 1650B</td>
<td>---</td>
<td>28.5 ns</td>
</tr>
<tr>
<td>HP 1651B</td>
<td>---</td>
<td>40 ns</td>
</tr>
<tr>
<td>Output Mode</td>
<td>ENABLE</td>
<td>ENABLE</td>
</tr>
</tbody>
</table>

**Note**: The voltage levels of the waveforms must have the correct amplitude at the logic analyzer probe tips. The pulse generator output may have to be increased slightly to compensate for loading by the logic analyzer.

3. Assign the pod under test to **Analyzer 1 in System Configuration** as in previous figure 3-4.

4. In the **State Format Specification** assign Clock Period < 60 ns, and rising edge of J clock. Also, assign lower 8 channels of the pod under test to a label as in previous figure 3-12.

5. Set the **State Trace Specification** without sequencing levels and set **Count Off** as in previous test figure 3-13.
6. Press RUN. The State Listing is displayed and shows alternating Fs and 0s for the channels under test as in figure 3-20.

![Figure 3-20. State Listing for Data Test 4](image)

To ensure consistent pattern of alternating Fs and 0s, use the front-panel ROLL keys and knob to scroll through State Listing.

7. Connect the next clock to the test connector and repeat steps 4 and 6. Repeat until all clocks have been tested (clocks J, K, L, M and N).

8. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector.

9. Repeat steps 3, 4, 6 and 7 until all pods have been tested (pods 1 through 5). Start again with the rising edge of J clock and test the pod with all clocks.

10. Repeat until the lower bits of all pods have been tested (pods 1 through 5).

11. Disconnect lower eight bits (bits 0 through 7) from test connector. Attach upper eight bits (bits 8 through 15) to the test connector.

12. Repeat steps 3, 4, 6, 7 and 8 until the upper bits of all pods have been tested (pods 1 through 5).
Clock, Qualifier, and Data Inputs

**Test 5**

**Description:** This performance test verifies the maximum clock rate for mixed mode clocking during state operation.

**Specification:**

Clock repetition rate: HP 1650B single phase is 35 MHz maximum, HP 1651B is 25 MHz. With time or state counting, minimum time between states is 60 ns (16.7 MHz maximum). Both mixed and demultiplexed clocking use master-slave clock timing; master clock must follow slave clock by at least 10 ns and precede the next slave clock by 50 ns.

**Equipment:**

- Pulse Generator .................................. HP 8161A/020
- Oscilloscope ........................................ HP 54502A
- 50 Ohm Feedthru (2) ................................ HP 1010DC
- Test Connectors see figure 3-1 ..............(2)

**Procedure:**

1. Connect the HP 1650B/51B and test equipment as in figure 3-21 by connecting channels 0-3 and 8-11 of the pod under test to the test connector. On the slave clock transition the four bits of the lower byte are transferred to the logic analyzer, and on the master clock transition the four bits of the upper byte are transferred to the logic analyzer.

![Figure 3-21. Setup for Data Test 5](image)

**Note:**

In this setup, only eight channels are tested at a time to minimize loading. Ground lead must be connected to ensure accurate test results.
2. Adjust pulse generator for the output in figure 3-22.

![Waveform for Data Test 5](image)

**Figure 3-22. Waveform for Data Test 5**

Setting for HP 8161A:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Output A</th>
<th>Output B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Mode</td>
<td>Norm</td>
<td>---</td>
</tr>
<tr>
<td>Period (PER)</td>
<td>120 ns</td>
<td>---</td>
</tr>
<tr>
<td>Width (WID)</td>
<td>50 ns</td>
<td>10 ns</td>
</tr>
<tr>
<td>Leading Edge (LIE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>Trailing Edge (TIE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>High Level (HL)</td>
<td>3.2 V</td>
<td>3.2 V</td>
</tr>
<tr>
<td>Low Level (LOL)</td>
<td>0 V</td>
<td>0 V</td>
</tr>
<tr>
<td>Delay (DEI)</td>
<td>40 ns</td>
<td>---</td>
</tr>
<tr>
<td>Double Pulse (DBI)</td>
<td>---</td>
<td>60 ns</td>
</tr>
<tr>
<td>Output Mode</td>
<td>ENABLE</td>
<td>ENABLE</td>
</tr>
</tbody>
</table>

3. Assign the pod under test to Analyzer 1 in the System Configuration as in previous figure 3-4.

4. Set up the State Format Specification as in figure 3-23, assigning the falling J clock to Master Clock and the rising J clock to Slave Clock. Refer to steps a through d after figure if unfamiliar with the menu.

![State Format Specification for Data Test 5](image)

**Figure 3-23. State Format Specification for Data Test 5**
a. Move cursor to Clock field and SELECT, then assign Mixed Clocks.

b. Assign falling transition of the J clock to Master Clock and rising transition of the J clock to Slave Clock.

c. Assign channels 0-3 and 8-11 of the pod under test.

d. Set Clock Period to > 60 ns.

5. Set the State Trace Specification without sequencing levels and Count Off as in previous figure 3-13.

6. Press RUN. The State Listing displays alternating Fs and Os for the channels under test as in figure 3-24.

![State Listing for Data Test 5](image)

**Figure 3-24. State Listing for Data Test 5**

---

**Note**

To ensure consistent pattern of alternating Fs and Os, use the front-panel ROLL field and knob to scroll through State Listing.

7. Connect the next clock to the test connector and repeat steps 4 and 6. Repeat until all clocks have been tested (clocks J, K, L, M and N).

8. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector.

9. Repeat steps 3, 4 and 7 until all pods have been tested (pods 1 through 5). Start again with the falling edge of J clock as the Master and rising edge of the J clock as the Slave clock. Repeat until channels 0-3 and 8-11 of all pods have been tested (pods 1-5).

10. Disconnect bits 0-3 and bits 8-11 from the test connector. Attach bits 4-7 and bits 12-15 to the test connector. Repeat steps 3, 4, 6, 7 and 8 until all pods have been tested (pods 1 through 5).
Description: This performance test verifies the maximum clock rate for demultiplexed clocking during state operation.

Specification:

Clock repetition rate: HP 1650B single phase 35 MHz maximum, HP 1651B single phase 25 MHz. With time or state counting, minimum time between states is 60 ns (16.7 MHz maximum). Both mixed and demultiplexed clocking use master-slave clock timing; master clock must follow slave clock by at least 10 ns and precede the next slave clock by 50 ns.

Equipment:

- Pulse Generator ................. ........ HP 8161A/020
- Oscilloscope ..................... ........ HP 54502A
- 50 Ohm Feedthru (2) ............. ........ HP 1010UC
- Test Connectors (2) .............. ........ see figure 3-1

Procedure:

1. Connect the HP 1650B/51B and test equipment as in figure 3-25 by connecting channels 0-7 of the pod under test to the test connector. During demultiplexed clocking only the lower eight bits of each pod are used.

Figure 3-25. Setup for Data Test 6
2. Adjust pulse generator for the output in figure 3-26.

![Waveform for Data Test 6](image)

**Figure 3-26. Waveform for Data Test 6**

Setting for HP 8161A:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Output A</th>
<th>Output B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Mode</td>
<td>Norm</td>
<td>---</td>
</tr>
<tr>
<td>Period (PER)</td>
<td>120 ns</td>
<td>---</td>
</tr>
<tr>
<td>Width (WID)</td>
<td>60 ns</td>
<td>10 ns</td>
</tr>
<tr>
<td>Leading Edge (LE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>Trailing Edge (TE)</td>
<td>1 ns</td>
<td>1 ns</td>
</tr>
<tr>
<td>High Level (HIL)</td>
<td>3.2 V</td>
<td>3.2 V</td>
</tr>
<tr>
<td>Low Level (LOL)</td>
<td>0 V</td>
<td>0 V</td>
</tr>
<tr>
<td>Delay (DEL)</td>
<td>40 ns</td>
<td>---</td>
</tr>
<tr>
<td>Double Pulse (DBL)</td>
<td>---</td>
<td>50 ns</td>
</tr>
<tr>
<td>Output Mode</td>
<td>ENABLE</td>
<td>ENABLE</td>
</tr>
</tbody>
</table>

3. Assign the pod under test to Analyzer 1 in System Configuration as in previous figure 3-4.

4. Set up State Format Specification as in figure 3-27, assigning the falling J clock as Master Clock and the rising J clock as Slave Clock. Refer to steps a through d after figure if unfamiliar with the menus.

![State Format Specification for Data Test 6](image)

**Figure 3-27. State Format Specification for Data Test 6**

a. Move cursor to Clock field and SELECT, then assign Demultiplex.
b. Assign falling clock transition of J clock to Master Clock and rising J clock transition to Slave Clock.

c. Assign ALL channels to pod under test (only bits 0 through 7 are be available for assignment).

d. Set Clock Period to < 60 ns.

5. Set State Trace Specification without sequencing levels and set Count Off as in previous figure 3-13.

6. Press RUN. The State Listing shows alternating Fs and 0s for the pod under test as in figure 3-28.

![State Listing for Data Test 6](image)

**Figure 3-28. State Listing for Data Test 6**

---

**Note**

To ensure consistent pattern of alternating Fs and 0s in listing, use front-panel ROLL field and knob to scroll through State Listing.

---

7. Connect the next clock to the test connector and repeat steps 4 and 6.

8. Repeat until all clocks have been tested (clocks J, K, L, M and N).

9. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector.

10. Repeat steps 3, 4, 6 and 7 until all pods have been tested (pods 1 through 5). Start again with the falling edge of J clock as the Master Clock and rising edge of the J clock as the Slave Clock.
Glitch Test

Description:

This performance test verifies the glitch detection specification of the HP 1650B/51B.

Specification:

Minimum detectable glitch: 5 ns wide at the threshold.

Equipment:

Pulse Generator ................. HP 8151A/020
Oscilloscope ..................... HP 54502A
50 ohm Feedthrough (1) ......... HP 10100C
Test Connector (1) .............. see figure 3-1

Procedure:

1. Connect the test equipment as in figure 3-29. The clock inputs are not used for the glitch test since glitch detection is part of timing analysis. Use the oscilloscope to make sure pulses are 5 ns wide at the threshold (1.6 V).

![Figure 3-29. Setup for Glitch Test](image)

Note

In this setup, only eight channels are tested at a time to minimize loading. Ground lead must be grounded to ensure accurate test results.
2. Adjust pulse generator for the output in figure 3-30.

![Figure 3-30. Waveform for Glitch Test](image)

Setting for HP 6161A:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Output A</th>
<th>Output B</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Mode</td>
<td>Norm</td>
<td>---</td>
</tr>
<tr>
<td>Period (PER)</td>
<td>20 ns</td>
<td>---</td>
</tr>
<tr>
<td>Width (WID)</td>
<td>5 ns</td>
<td>---</td>
</tr>
<tr>
<td>Leading Edge (LEF)</td>
<td>1 ns</td>
<td>---</td>
</tr>
<tr>
<td>Trailing Edge (TRE)</td>
<td>1 ns</td>
<td>---</td>
</tr>
<tr>
<td>High Level (HIL)</td>
<td>3.2 V</td>
<td>---</td>
</tr>
<tr>
<td>Low Level (LOL)</td>
<td>0 V</td>
<td>---</td>
</tr>
<tr>
<td>Delay (DEL)</td>
<td>0 ns</td>
<td>---</td>
</tr>
<tr>
<td>Output Mode</td>
<td>ENABLE</td>
<td>---</td>
</tr>
</tbody>
</table>

3. Assign the pod under test to Analyzer 1 in System Configuration as in figure 3-31. Refer to steps a and b if unfamiliar with menus.

![Figure 3-31. System Configuration for Glitch Test](image)

a. Move cursor to **Type** field of Analyzer 1 and SELECT.
b. Set the analyzer **Type** to **Timing** using cursor and SELECT.
c. Move cursor to pod to be tested and assign to **Machine 1**.

4. In **State Format Specification** assign the lower eight bits of the pod under test to a label as shown in figure 3-32. Make sure the appropriate eight bits in the bit assignment field are turned on.
5. Set **Timing Trace Specification** as in figure 3-33. Follow steps a through c if unfamiliar with menu.

   a. Move cursor to **Acquisition mode** field and SELECT Glitch.

   b. Move cursor to **Find Pattern** field and SELECT. Push **DON'T CARE** (all Xs) and SELECT. Set **Present for** field to > 30 ns.

   c. Set **Then find Glitch** on all channels (all * s).

---

**Figure 3-32. Glitch Test Timing Format Specification**

**Figure 3-33. Glitch Test Timing Trace Specification**
6. Press RUN. The timing analyzer acquires data and shows glitches for channels under test as in figure 3-34. SELECT Delay field and rotate knob to assure consistent glitch detection.

![Timing Waveforms](image)

*Figure 3-34. Glitch Test Timing Waveforms*

---

**Note**

If sample clock and data synchronize, glitches may be displayed on the timing screen as valid data transitions.

---

7. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector.

8. Repeat steps 3, 4, and 6 until all pods have been tested (pods 1 through 5). Make sure to assign correct pod to be tested in System Configuration.

9. Disconnect lower eight bits (bits 0 through 7) from test connector. Attach upper eight bits (bits 8 through 15) to the test connector.

10. Repeat steps 3, 4, 6 and 7 until the upper bits of all pods have been tested (pods 1 through 5).
Description: This performance test verifies the threshold accuracy within the three ranges stated in the specification.

Specification:

Threshold accuracy: 150 mV accuracy over the range -2.0 to +2.0 volts; 300 mV accuracy over the ranges -9.9 to -2.1 volts and +2.1 to +9.9 volts.

Equipment:

- Power Supply: HP 6216B
- Test Connector: see figure 3-1

Procedure:

1. Connect the test equipment as in figure 3-35.

![Diagram](image)

**Figure 3-35. Threshold Accuracy Test Setup**

Note: In this setup, only eight channels are tested at a time to minimize loading. Ground lead must be grounded to ensure accurate test results.

2. Assign the pod under test to Analyzer 1 in System Configuration as in previous figure 3-31.

3. Configure Timing Format Specification for User Defined pod threshold of 0.0 V for the pod under test and assign the lower eight bits in the bit assignment field as in figure 3-36. Refer to steps a and b if unfamiliar with menu.

   a. Move cursor to Pod Threshold field and SELECT. Move cursor to User-defined field and SELECT. Enter the appropriate voltage threshold.
b. Move cursor to bit assignment field and turn on the appropriate eight bits to be tested (* = on; . = off).

Figure 3-36. Threshold Accuracy Format Specification

4. Set Timing Trace Specification as in figure 3-37. Follow steps a through c if unfamiliar with menus.

a. Move cursor to Acquisition mode and SELECT Glitch.

b. Move cursor to Find Pattern and SELECT. Push DON'T CARE (all X's) and SELECT. Set present for field to > 30 ns.

c. Set Then find Glitch to all DON'T CARES (all .’s).

Figure 3-37. Threshold Accuracy Trace Specification
5. Adjust the power supply output for +150 mV.

6. Press RUN. Data displayed on Timing Waveforms is be high for the pod and channels under test as in figure 3-38.

![Figure 3-38. Threshold Accuracy Timing Waveforms 1](image)

7. Adjust power supply output for -150 mV.

8. Press RUN. Data displayed on Timing Waveforms is all low for the channels under test as in figure 3-39.

![Figure 3-39. Threshold Accuracy Timing Waveforms 2](image)

9. Return to Timing Format Specification and change User Defined Pod Threshold to +9.9 V.

10. Adjust power supply for output of +10.2 V.

11. Press RUN. Data displayed on Timing Waveforms all high for the pod and channels under test as in previous test figure 3-37.

12. Adjust power supply for output of +9.6 V.

13. Press RUN. Data displayed on Timing Waveforms is all low for the pod and channels under test as in previous test figure 3-40.
14. Return to the Timing Format Specification and change the User Defined pod threshold to -9.9 V.

15. Adjust power supply for output of -9.6 V.

16. Press RUN. Data displayed on Timing Waveforms is all high for the pod and channels under test as in previous test figure 3-39.

17. Adjust power supply for output of -10.2 V.

18. Press RUN. Data displayed on Timing Waveforms is all low for the pod and channels under test as in previous test figure 3-40.

19. Remove the probe tip assembly from the logic analyzer probe cable and attach to the next logic analyzer probe cable to be tested. Take care not to dislodge grabbers from the test connector.

20. Repeat steps 2 through 18 until all pods have been tested (pods 1 through 5).

21. Disconnect lower eight bits (bits 0 through 7) from test connector. Attach upper eight bits (bits 8 through 15) to the test connector.

22. Repeat steps 2 through 19 until the upper bits of all pods have been tested (pods 1 through 5).
Table 3-1. Performance Test Record

| Test | Results |  |  |
|------|---------|  |  |
| Clock, Qualifier, and Data Inputs Test 1 | Passed | Failed |  |
| Pod1 |  |  |
| Pod2 |  |  |
| Pod3 |  |  |
| Pod4 |  |  |
| Pod5 |  |  |
| Clock, Qualifier, and Data Inputs Test 2 | Passed | Failed |  |
| Pod1 |  |  |
| Pod2 |  |  |
| Pod3 |  |  |
| Pod4 |  |  |
| Pod5 |  |  |
| Clock, Qualifier, and Data Inputs Test 3 | Passed | Failed |  |
| Pod1 |  |  |
| Pod2 |  |  |
| Pod3 |  |  |
| Pod4 |  |  |
| Pod5 |  |  |
| Clock, Qualifier, and Data Inputs Test 4 | Passed | Failed |  |
| Pod1 |  |  |
| Pod2 |  |  |
| Pod3 |  |  |
| Pod4 |  |  |
| Pod5 |  |  |
| Clock, Qualifier, and Data Inputs Test 5 | Passed | Failed |  |
| Pod1 |  |  |
| Pod2 |  |  |
| Pod3 |  |  |
| Pod4 |  |  |
| Pod5 |  |  |
Table 3-1. Performance Test Record (continued)

<table>
<thead>
<tr>
<th>Test</th>
<th>Results</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock, Qualifier, and Data Inputs</td>
<td></td>
</tr>
<tr>
<td>Test 6</td>
<td>Passed</td>
</tr>
<tr>
<td></td>
<td>Failed</td>
</tr>
<tr>
<td>Pod1</td>
<td></td>
</tr>
<tr>
<td>Pod2</td>
<td></td>
</tr>
<tr>
<td>Pod3</td>
<td></td>
</tr>
<tr>
<td>Pod4</td>
<td></td>
</tr>
<tr>
<td>Pod5</td>
<td></td>
</tr>
<tr>
<td>Glitch Test</td>
<td></td>
</tr>
<tr>
<td>Pod1</td>
<td></td>
</tr>
<tr>
<td>Pod2</td>
<td></td>
</tr>
<tr>
<td>Pod3</td>
<td></td>
</tr>
<tr>
<td>Pod4</td>
<td></td>
</tr>
<tr>
<td>Pod5</td>
<td></td>
</tr>
<tr>
<td>Threshold Accuracy Test</td>
<td></td>
</tr>
<tr>
<td>Pod1</td>
<td></td>
</tr>
<tr>
<td>Pod2</td>
<td></td>
</tr>
<tr>
<td>Pod3</td>
<td></td>
</tr>
<tr>
<td>Pod4</td>
<td></td>
</tr>
<tr>
<td>Pod5</td>
<td></td>
</tr>
</tbody>
</table>
Contents

Section 4

Adjustments

Introduction ................................................................. 4-1
Calibration Interval ......................................................... 4-1
Safety Requirements ...................................................... 4-1
Recommended Test Equipment ........................................ 4-2
Instrument Warmup ....................................................... 4-2
Calibration ................................................................. 4-2
Power Supply Assembly Adjustment ................................. 4-3
CRT Monitor Assembly Adjustments ................................. 4-4
  Intensity, Sub-bright, and Contrast Adjustment ................. 4-4
  Focus Adjustment ..................................................... 4-5
  Horizontal Phase, Vertical Linearity, and Height Adjustments 4-6
System Board Assembly Threshold Adjustment .................. 4-7
  Examples ....................................................................... 4-8
Introduction

This section provides adjustment procedures for the HP 1650B/51B. The assemblies with adjustments are: the power supply, CRT monitor, and the system board. Figures in this section are the testpoint and adjustment locations for the HP 1650B/51B.

Calibration Interval

The recommended calibration interval for the HP 1650B/51B is two years. The adjustments are set at the factory on assemblies when they are tested. However, adjustments may be necessary after repairs have been made to the instrument. Usually the only assembly that may require adjustments is the assembly that has been replaced.

Note

An instrument warm-up of 15 minutes is recommended, but not required, before adjustment procedures are performed.

Warning

Read the Safety Summary at the beginning of this manual before performing any adjustment procedures.

Caution

The adjustment procedures are performed with the top cover of the instrument removed. Take care to avoid shorting or damaging internal parts of the instrument.

Safety Requirements

Specific warnings, cautions, and instructions are placed wherever applicable throughout the manual. These must be observed during all phases of operation, service, and repair of the module. Failure to comply with them violates safety standards of design, manufacture, and intended use of this module. Hewlett-Packard assumes no liability for the failure of the customer to comply with these safety requirements.
Recommended Test Equipment

Recommended test equipment for calibration and adjustment is listed in table 1-3. Any equipment that satisfies the critical specifications given in the table may be substituted for the recommended models.

Warning

Read the safety summary at the front of this manual before any adjustment, replacement, maintenance, or repair is performed.

Instrument Warmup

Adjust and calibrate the instrument at it's environmental ambient temperature and after a 15 minute warm-up.

Calibration

The calibration procedures in this section should be followed in their entirety and in the same sequence as in this section.
Power Supply Assembly Adjustment

1. Disconnect power cord from HP 1650B/51B. Refer to figure 4-1.

2. Connect the negative lead of the voltmeter to Power Supply Assembly ground.

3. Connect the positive lead of the voltmeter to +5V on the Power Supply Assembly.

4. Connect the power cord to the HP 1650B/51B and put power switch in ON position.

5. Voltmeter should indicate voltage within the range of +5.180 V to +5.220 V.

6. If voltmeter reading is out of this range, adjust +5 ADJ on Power Supply Assembly to +5.200 V ± .050 V (+5.180 V to +5.220 V).

Caution

High voltages exist on the sweep board that can cause personal injury. Avoid contact with the CRT monitor sweep board when adjusting the +5V.

Figure 4-1. Power Supply Adjustments
CRT Monitor
Assembly
Adjustments

Intensity, Sub-bright, and Contrast Adjustment

1. Refer to figure for adjustment locations.

2. Place TIMING WAVEFORMS menu on the screen of the HP 1650B/51B, by pressing front-panel DISPLAY key.

This menu is used because it has characters throughout the screen which are watched during the procedures. Any other menu may be used; however, the adjustments may not be as accurate if characters and/or lines are not displayed throughout the screen.

3. Set rear-panel INTENSITY to the minimum setting.

4. Adjust sweep board SUB BRIGHT control to the lowest setting of brightness where menu is visible on the CRT screen.

Caution

High voltages exist on the sweep board. Avoid contact with the sweep board when making CRT adjustments.

Figure 4-2. CRT Adjustment Locations
5. Turn rear-panel INTENSITY to bring up the intensity level on screen. Screen intensity should be at a comfortable viewing level and the position of both adjustments should be close to mid-range.

6. Press RUN and then STOP.

7. Adjust CONT so the error message is easily seen.

---

Focus Adjustment

1. Refer to figure for adjustment locations.

2. Place TIMING WAVEFORMS menu on the screen of the HP 1650B/51B by pressing the front-panel DISPLAY key.

3. Adjust sweep board FOCUS control for sharp pixels in the center of the screen menu. Note FOCUS control position.

4. Adjust sweep board FOCUS for sharp pixels at the corners of the screen. Note FOCUS control position.

5. Set sweep board FOCUS control for mid-position between the two positions noted in steps 3 and 4 for best over-all pixel focus.
1. Refer to figure for adjustment locations.

2. Place TIMING WAVEFORMS menu on the screen of the HP 1650B/51B by pressing front-panel DISPLAY key.

---

**Note**

This menu is used because it has characters and lines throughout the menu which are watched during the procedures. Any other menu may be used, however, the adjustments may not be as accurate.

3. Adjust sweep board H. PHASE to center the menu horizontally on the CRT screen.

4. Adjust sweep board V. LIN so top and bottom rows of text are equal in height. Text height should be approximately 1mm.

---

**Note**

The V. LIN and HEIGHT adjustments are interactive and may need to be repeated as necessary.

5. Adjust sweep board HEIGHT to give the screen menu top and bottom borders equal to the side borders of the menu.

6. Readjust steps 4 and 5 as necessary for a uniform display of the screen menu.
1. Disconnect power cord from HP 1650B/51B.

2. Connect negative (-) lead of voltmeter to TP GND. Refer to figure 4-3 for testpoint and adjustment locations.

3. Connect positive (+) lead of voltmeter to HP 1650B A1TP3, or HP 1651B A1TP2 on the System Board Assembly.

4. Connect power cord to logic analyzer and turn instrument power to ON.

---

**Figure 4-3. System Board Testpoints and Adjustments**

5. Assign HP 1650B POD 3, or HP 1651B POD 2, to a machine in the System Configuration menu by using front-panel knob and SELECT key.

6. Set User defined Pod Threshold of the pod assigned in the previous step to -9.9 V in the Format Specification menu by using the following steps if unfamiliar with the menus.
a. Press front-panel FORMAT key.

b. Move cursor to TTL (threshold field) and press SELECT.

c. Assign User defined threshold by using front-panel knob and SELECT key.

7. Voltmeter readout should indicate voltage within the range of -0.975 V to -1.005 V (-0.990 V ± 0.015 V).

8. Set User defined Pod Threshold of the pod assigned in the previous step to +9.9 V in the Format Specification menu.

9. Note voltmeter readout. Voltage reading should be within the range of +0.975 V to +1.0005 V (+0.990 V ± 0.015 V).

10. If either voltage reading is not within the given range, use the procedure below to adjust the threshold level.

   a. Set User defined Pod threshold of the pod assigned to -9.9 V.

   b. Adjust A1R57 for reading of -0.9900 V ± 0.0005 V. Refer to figure 4-3 for adjustment locations.

   c. Set User defined Pod threshold to +9.9 V.

   d. Note the difference between this reading and +0.9900 V.

   e. Adjust A1R57 so the difference in step d is halved, ± 0.0005 V.

**EXAMPLES**

If reading is +0.9952 V, the difference is 0.0052 V. Adjust A1R57 for +0.9926 V ± 0.0005 V.

If reading is +0.9834 V, the difference is 0.0066 V. Adjust A1R57 for +0.9867 V ± 0.0005 V.
## Contents

<table>
<thead>
<tr>
<th>Section 5</th>
<th>Replaceable Parts</th>
</tr>
</thead>
<tbody>
<tr>
<td>Introduction</td>
<td>5-1</td>
</tr>
<tr>
<td>Abbreviations</td>
<td>5-1</td>
</tr>
<tr>
<td>Replaceable Parts List</td>
<td>5-1</td>
</tr>
<tr>
<td>Exchange Assemblies</td>
<td>5-1</td>
</tr>
<tr>
<td>Ordering Information</td>
<td>5-2</td>
</tr>
<tr>
<td>Direct Mail Order System</td>
<td>5-2</td>
</tr>
</tbody>
</table>
Replaceable Parts

Introduction
This section contains information for ordering parts. Service support for this instrument is to the assembly level. The replaceable parts include assemblies and chassis parts. Figure 5-1 shows an exploded view of the instrument.

Abbreviations
Table 5-1 lists the abbreviations used in the parts list and throughout this manual. Abbreviations in the replaceable parts list are in capital letters. In other sections of this manual abbreviations may be in uppercase or lowercase letters.

Replaceable Parts List
Table 5-2 is a list of replaceable parts and is organized as follows:

1. Electrical assemblies in alphanumerical order by reference designation.
2. Chassis-mounted parts in alphanumerical order by reference designation.

Information given for each part consists of the following:

- Reference designation.
- HP part number.
- Part number Check Digit (CD).
- Total quantity (Qty) in the instrument or on the assembly. The total quantity is given once at the first appearance of the part number in the list.
- Description of the part.
- Typical manufacturer of the part in a five digit code. All parts in this list (except hardware) is manufactured by or for Hewlett-Packard, code is 28480. No list of manufacturers is provided.

Exchange Assemblies
Some of the assemblies used in this instrument have been set up on the exchange program. This allows the customer to exchange his faulty assembly with one that has been repaired, calibrated, and performance verified by the factory. The cost is significantly less than that of a new assembly. The exchange assemblies have a part number in the form XXXXX-695XX.

After receiving the repaired exchange assembly from Hewlett-Packard, a United States customer has 30 days to return the faulty assembly. For orders not originating in the United States, contact the local HP service organization. If the faulty assembly is not returned within the warranty time limit, the customer will be charged an additional amount. The additional amount will be the difference in price between a new assembly and that of an exchange assembly.
Ordering Information

To order a replaceable part, indicate the HP part number, check digit, and quantity required. Send the order to the nearest HP Sales/Service office.

To order a part that is not listed in the replaceable parts table, include the instrument model number, serial number, description and function of part, and total quantity required. Address an order to the nearest HP Sales/Service office.

Direct Mail Order System

Within the USA, Hewlett-Packard can supply parts through a direct mail order system. Advantages of using this system are as follows:

- Direct ordering and shipment from HP Parts Center, California, U.S.A. Call your local Hewlett-Packard office for the toll free number.

- No maximum or minimum on any mail order (there is a minimum order amount for parts ordered through local HP offices when orders require billing and invoicing).

- Prepaid transportation (there is a small handling charge for each order).

- No invoices.

To provide these advantages, check or money order must accompany each order. Mail order forms and specific ordering information are available through your local HP offices.
<table>
<thead>
<tr>
<th>REFERENCE DESIGNATOR</th>
<th>REFERENCE DESIGNATOR</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>assembly</td>
</tr>
<tr>
<td>B</td>
<td>fuse, relay</td>
</tr>
<tr>
<td>BT</td>
<td>battery</td>
</tr>
<tr>
<td>C</td>
<td>capacitor</td>
</tr>
<tr>
<td>CR</td>
<td>diode, resistor</td>
</tr>
<tr>
<td>DL</td>
<td>delay line</td>
</tr>
<tr>
<td>DS</td>
<td>momentary switch, NPN</td>
</tr>
<tr>
<td>E</td>
<td>electrical part</td>
</tr>
<tr>
<td>F</td>
<td>tube</td>
</tr>
<tr>
<td>Q</td>
<td>transistor SCR</td>
</tr>
<tr>
<td>U</td>
<td>- integrated circuit</td>
</tr>
<tr>
<td>R</td>
<td>resistor</td>
</tr>
<tr>
<td>S</td>
<td>relay</td>
</tr>
<tr>
<td>T</td>
<td>- integrated circuit</td>
</tr>
<tr>
<td>V</td>
<td>- integrated circuit</td>
</tr>
<tr>
<td>W</td>
<td>- integrated circuit</td>
</tr>
<tr>
<td>X</td>
<td>- integrated circuit</td>
</tr>
<tr>
<td>Y</td>
<td>- integrated circuit</td>
</tr>
</tbody>
</table>

**ABBREVIATIONS**

- **A**: assembly
- **B**: bipolar
- **BT**: battery
- **C**: capacitor
- **CR**: diode, resistor
- **DL**: delay line
- **DS**: momentary switch, NPN
- **E**: electrical part
- **F**: tube
- **Q**: transistor SCR
- **U**: - integrated circuit
- **R**: resistor
- **S**: relay
- **T**: - integrated circuit
- **V**: - integrated circuit
- **W**: - integrated circuit
- **X**: - integrated circuit
- **Y**: - integrated circuit

**Notes:**
- **A**: assembly
- **B**: bipolar
- **BT**: battery
- **C**: capacitor
- **CR**: diode, resistor
- **DL**: delay line
- **DS**: momentary switch, NPN
- **E**: electrical part
- **F**: tube
- **Q**: transistor SCR
- **U**: - integrated circuit
- **R**: resistor
- **S**: relay
- **T**: - integrated circuit
- **V**: - integrated circuit
- **W**: - integrated circuit
- **X**: - integrated circuit
- **Y**: - integrated circuit

**HP 1650B/1651B Service Manual**

Replaceable Parts

5-3
Figure 5-1. HP 1650B/51B Exploded View
<table>
<thead>
<tr>
<th>Reference Designator</th>
<th>HP Part Number</th>
<th>CD</th>
<th>Qty</th>
<th>Description</th>
<th>Mfr Code</th>
<th>Mfr Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>01650-66501</td>
<td>0</td>
<td>1</td>
<td>SYSTEM BOARD ASSEMBLY - 80 CHANNEL (1650B)</td>
<td>28480</td>
<td>01652-66501</td>
</tr>
<tr>
<td>A1</td>
<td>01653-66501</td>
<td>1</td>
<td>1</td>
<td>SYSTEM BOARD ASSEMBLY - 32 CHANNEL (1651B)</td>
<td>28480</td>
<td>01653-66501</td>
</tr>
<tr>
<td>A2</td>
<td>01650-66503</td>
<td>0</td>
<td>1</td>
<td>KEYBOARD CIRCUIT BOARD ASSEMBLY</td>
<td>28480</td>
<td>01650-66503</td>
</tr>
<tr>
<td>A3</td>
<td>2090-0204</td>
<td>9</td>
<td>1</td>
<td>MONITOR ASSEMBLY</td>
<td>28480</td>
<td>2090-0204</td>
</tr>
<tr>
<td>A4</td>
<td>0960-0753</td>
<td>8</td>
<td>1</td>
<td>ROTARY PULSE GENERATOR</td>
<td>28480</td>
<td>0960-0753</td>
</tr>
<tr>
<td>A5</td>
<td>0959-1879</td>
<td>8</td>
<td>1</td>
<td>POWER SUPPLY ASSEMBLY</td>
<td>28480</td>
<td>0952-1879</td>
</tr>
<tr>
<td>A6</td>
<td>0959-1798</td>
<td>0</td>
<td>1</td>
<td>DISK DRIVE ASSEMBLY</td>
<td>28480</td>
<td>0950-1798</td>
</tr>
<tr>
<td>A7</td>
<td>01650-61164</td>
<td>4</td>
<td>1</td>
<td>INTENSITY ADJUSTMENT ASSEMBLY</td>
<td>28480</td>
<td>01650-61164</td>
</tr>
<tr>
<td>A8</td>
<td>9135-0325</td>
<td>8</td>
<td>1</td>
<td>LINE FILTER SWITCH ASSEMBLY</td>
<td>28480</td>
<td>9135-0325</td>
</tr>
<tr>
<td>A9</td>
<td>01650-61608</td>
<td>6</td>
<td>5</td>
<td>FROBE TIP ASSEMBLY (1650B)</td>
<td>28480</td>
<td>01650-61608</td>
</tr>
<tr>
<td>A9</td>
<td>01650-61608</td>
<td>6</td>
<td>2</td>
<td>FROBE TIP ASSEMBLY (1651B)</td>
<td>28480</td>
<td>01650-61608</td>
</tr>
<tr>
<td>B1</td>
<td>3160-0429</td>
<td>0</td>
<td>1</td>
<td>FAN-TUBEAXIAL 100-CFM 12VDC</td>
<td>28480</td>
<td>3160-0429</td>
</tr>
<tr>
<td>E1</td>
<td>5959-9333</td>
<td>8</td>
<td>0</td>
<td>REPLACEMENT PROBE LEADS (PKG OF 5)</td>
<td>28480</td>
<td>5959-9333</td>
</tr>
<tr>
<td>E2</td>
<td>5959-9334</td>
<td>9</td>
<td>0</td>
<td>REPLACEMENT PROBE GROUNDS (PKG OF 6)</td>
<td>28480</td>
<td>5959-9334</td>
</tr>
<tr>
<td>E3</td>
<td>5959-9335</td>
<td>0</td>
<td>0</td>
<td>REPLACEMENT PCB GROUNDS (PKG OF 5)</td>
<td>28480</td>
<td>5959-9335</td>
</tr>
<tr>
<td>E4</td>
<td>5959-0288</td>
<td>4</td>
<td>5</td>
<td>GRABBER ASSEMBLY SET - 20</td>
<td>28480</td>
<td>5959-0288</td>
</tr>
<tr>
<td>E4</td>
<td>5959-0288</td>
<td>4</td>
<td>2</td>
<td>GRABBER ASSEMBLY SET-20 (1651B)</td>
<td>28480</td>
<td>5959-0288</td>
</tr>
<tr>
<td>F1</td>
<td>2110-0003</td>
<td>0</td>
<td>1</td>
<td>FUSE 3A 250V NTD FE LIL</td>
<td>28480</td>
<td>2110-0003</td>
</tr>
<tr>
<td>H1</td>
<td>0535-0113</td>
<td>1</td>
<td>10</td>
<td>NUT &quot;U&quot;-TP M3 X 0.500 3MM THK (TOP COVER)</td>
<td>28480</td>
<td>0535-0113</td>
</tr>
<tr>
<td>H2</td>
<td>0535-0056</td>
<td>1</td>
<td>4</td>
<td>NUT-HEX PRVLG-TRQ M4 X 0.7 5MM THK (CRT)</td>
<td>28480</td>
<td>0538-0056</td>
</tr>
<tr>
<td>H3</td>
<td>2950-0001</td>
<td>8</td>
<td>3</td>
<td>NUT-DBL-CHAM 3/8-32 THD0.064-THK (RPG, BNC)</td>
<td>28480</td>
<td>2950-0001</td>
</tr>
<tr>
<td>H4</td>
<td>2950-0072</td>
<td>3</td>
<td>1</td>
<td>NUT-DBL-CHAM 1/4-32 THD0.062-THK (INTEN ADJ)</td>
<td>28480</td>
<td>2950-0072</td>
</tr>
<tr>
<td>H5</td>
<td>0515-0372</td>
<td>2</td>
<td>10</td>
<td>SCREW M3 X 0.5 8MM-LG (DISK DRIVE, REAR PANEL)</td>
<td>28480</td>
<td>0515-0372</td>
</tr>
<tr>
<td>H6</td>
<td>0515-0621</td>
<td>6</td>
<td>4</td>
<td>SCREW- M3.5 X 0.6 (FAN)</td>
<td>28480</td>
<td>0515-0621</td>
</tr>
<tr>
<td>H7</td>
<td>0515-1035</td>
<td>6</td>
<td>22</td>
<td>SCREW-M3 X 0.5 8MM- (FEET, LINE FIL, TOP COVER)</td>
<td>28480</td>
<td>0515-1035</td>
</tr>
<tr>
<td>H8</td>
<td>0515-1135</td>
<td>7</td>
<td>4</td>
<td>SCREW- M3 X 0.5 25MM-LG (KEYPAD)</td>
<td>28480</td>
<td>0516-1135</td>
</tr>
<tr>
<td>H9</td>
<td>0515-1951</td>
<td>5</td>
<td>8</td>
<td>SCREW-TAPPING M4 2 (SYSTEM BOARD)</td>
<td>28480</td>
<td>0515-1951</td>
</tr>
<tr>
<td>H10</td>
<td>01650-62401</td>
<td>1</td>
<td>2</td>
<td>NG SHOULDER SCREW (HANDLE)</td>
<td>28480</td>
<td>01650-62401</td>
</tr>
<tr>
<td>H11</td>
<td>2190-0009</td>
<td>4</td>
<td>2</td>
<td>WASHER-LK INTL T NO. 80. 168 IN-ID</td>
<td>28480</td>
<td>2190-0009</td>
</tr>
<tr>
<td>H12</td>
<td>2190-0016</td>
<td>3</td>
<td>2</td>
<td>WASHER-LK INTL T 1/8 INO. 377-IN-ID</td>
<td>28480</td>
<td>2190-0016</td>
</tr>
<tr>
<td>H13</td>
<td>2190-0027</td>
<td>6</td>
<td>1</td>
<td>WASHER-LK INTL T 1/4 INO. 255-IN-ID (INTEN ADJ)</td>
<td>28480</td>
<td>2190-0027</td>
</tr>
<tr>
<td>H14</td>
<td>3160-0092</td>
<td>3</td>
<td>1</td>
<td>FAN GUARD</td>
<td>28480</td>
<td>3160-0092</td>
</tr>
<tr>
<td>H15</td>
<td>0590-1858</td>
<td>1</td>
<td>4</td>
<td>FAN MOUNTING CLIP</td>
<td>28480</td>
<td>0590-1858</td>
</tr>
<tr>
<td>H16</td>
<td>1400-0611</td>
<td>0</td>
<td>1</td>
<td>CLAMP-FL-CA-1-WD (DISK DRIVE CABLE)</td>
<td>28480</td>
<td>1400-0611</td>
</tr>
<tr>
<td>H17</td>
<td>0380-1482</td>
<td>5</td>
<td>2</td>
<td>HEX STANDOFF .034 (HP-B CABLE)</td>
<td>28480</td>
<td>0380-1482</td>
</tr>
<tr>
<td>H18</td>
<td>01650-00203</td>
<td>3</td>
<td>2</td>
<td>NUT PLATE (HANDLE)</td>
<td>28480</td>
<td>01650-00203</td>
</tr>
<tr>
<td>MP1</td>
<td>01650-45207</td>
<td>7</td>
<td>1</td>
<td>ELAN CABINET MOLDED PLASTIC</td>
<td>28480</td>
<td>01650-45207</td>
</tr>
<tr>
<td>MP2</td>
<td>01650-45001</td>
<td>2</td>
<td>1</td>
<td>BALE HANDLE</td>
<td>28480</td>
<td>01650-45001</td>
</tr>
<tr>
<td>MP3</td>
<td>1460-1345</td>
<td>5</td>
<td>2</td>
<td>TILT STAND SST</td>
<td>28480</td>
<td>1460-1345</td>
</tr>
<tr>
<td>MP4</td>
<td>01650-47701</td>
<td>0</td>
<td>2</td>
<td>MOLDED PCOT</td>
<td>28480</td>
<td>01650-47701</td>
</tr>
<tr>
<td>MP5</td>
<td>01650-61202</td>
<td>0</td>
<td>1</td>
<td>GROUND BRACKET</td>
<td>28480</td>
<td>01650-61202</td>
</tr>
<tr>
<td>MP6</td>
<td>01650-94307</td>
<td>1</td>
<td>1</td>
<td>IDENTIFICATION LABEL (1650B)</td>
<td>28480</td>
<td>01650-94307</td>
</tr>
<tr>
<td>MP7</td>
<td>01651-94302</td>
<td>7</td>
<td>1</td>
<td>IDENTIFICATION LABEL (1651B)</td>
<td>28480</td>
<td>01651-94302</td>
</tr>
<tr>
<td>MP8</td>
<td>01650-94306</td>
<td>0</td>
<td>1</td>
<td>KEYBOARD LABEL</td>
<td>28480</td>
<td>01650-94306</td>
</tr>
<tr>
<td>MP9</td>
<td>01650-45206</td>
<td>6</td>
<td>1</td>
<td>KEYBOARD HOUSING</td>
<td>28480</td>
<td>01650-45206</td>
</tr>
<tr>
<td>MP10</td>
<td>01650-41901</td>
<td>0</td>
<td>1</td>
<td>ELASTOMERIC KEYPAD</td>
<td>28480</td>
<td>01650-41901</td>
</tr>
<tr>
<td>Reference Designator</td>
<td>HP Part Number CD</td>
<td>Qty</td>
<td>Description</td>
<td>Mfr Code</td>
<td>Mfr Part Number</td>
<td></td>
</tr>
<tr>
<td>----------------------</td>
<td>-------------------</td>
<td>-----</td>
<td>--------------------------------------</td>
<td>----------</td>
<td>----------------</td>
<td></td>
</tr>
<tr>
<td>MP10</td>
<td>01650-45205</td>
<td>5</td>
<td>KEYBOARD SPACER</td>
<td>28480</td>
<td>01650-45205</td>
<td></td>
</tr>
<tr>
<td>MP11</td>
<td>01650-46101</td>
<td>2</td>
<td>LOCKING PIN PCB</td>
<td>28480</td>
<td>01650-46101</td>
<td></td>
</tr>
<tr>
<td>MP12</td>
<td>01650-00205</td>
<td>1</td>
<td>REAR PANEL (1650B)</td>
<td>28480</td>
<td>01650-00205</td>
<td></td>
</tr>
<tr>
<td>MP12</td>
<td>01651-00203</td>
<td>0</td>
<td>REAR PANEL (1651B)</td>
<td>28480</td>
<td>01651-00203</td>
<td></td>
</tr>
<tr>
<td>MP13</td>
<td>7120-4835</td>
<td>0</td>
<td>CSA CERTIFICATION LABEL</td>
<td>28480</td>
<td>7120-4835</td>
<td></td>
</tr>
<tr>
<td>MP14</td>
<td>01650-04101</td>
<td>4</td>
<td>TOP COVER</td>
<td>28480</td>
<td>01650-04101</td>
<td></td>
</tr>
<tr>
<td>MP15</td>
<td>01650-84501</td>
<td>6</td>
<td>ACCESSORY POUCH</td>
<td>28480</td>
<td>01650-84501</td>
<td></td>
</tr>
<tr>
<td>MP16</td>
<td>01650-94303</td>
<td>7</td>
<td>PROBE LABELS</td>
<td>28480</td>
<td>01650-94303</td>
<td></td>
</tr>
<tr>
<td>MP17</td>
<td>01650-29101</td>
<td>6</td>
<td>GROUND SPRING (SYSTEM BOARD 1650B)</td>
<td>28480</td>
<td>01650-29101</td>
<td></td>
</tr>
<tr>
<td>MP17</td>
<td>01650-29101</td>
<td>6</td>
<td>GROUND SPRING (SYSTEM BOARD 1651B)</td>
<td>28480</td>
<td>01650-29101</td>
<td></td>
</tr>
<tr>
<td>MP18</td>
<td>01650-29102</td>
<td>7</td>
<td>CUP RS-232 ESD</td>
<td>28480</td>
<td>01650-29102</td>
<td></td>
</tr>
<tr>
<td>MP19</td>
<td>01650-25401</td>
<td>1</td>
<td>INSULATOR-ELAN DISK</td>
<td>28480</td>
<td>01650-25401</td>
<td></td>
</tr>
<tr>
<td>MP20</td>
<td>01650-62202</td>
<td>0</td>
<td>RS-232 LOOPBACK CONNECTOR</td>
<td>28480</td>
<td>01650-62202</td>
<td></td>
</tr>
<tr>
<td>MP21</td>
<td>01650-47401</td>
<td>7</td>
<td>RGP KNOB</td>
<td>28480</td>
<td>01650-47401</td>
<td></td>
</tr>
<tr>
<td>W1</td>
<td>01650-51601</td>
<td>9</td>
<td>SWEEP CABLE</td>
<td>28480</td>
<td>01650-51601</td>
<td></td>
</tr>
<tr>
<td>W2</td>
<td>54503-51606</td>
<td>7</td>
<td>POWER SUPPLY CABLE</td>
<td>28480</td>
<td>54503-51606</td>
<td></td>
</tr>
<tr>
<td>W3</td>
<td>01650-51604</td>
<td>2</td>
<td>DISK CABLE</td>
<td>28480</td>
<td>01650-51604</td>
<td></td>
</tr>
<tr>
<td>W4</td>
<td>01650-51605</td>
<td>3</td>
<td>BNC CABLE</td>
<td>28480</td>
<td>01650-51605</td>
<td></td>
</tr>
<tr>
<td>W5</td>
<td>01650-51607</td>
<td>5</td>
<td>PROBE CABLE (1650B)</td>
<td>28480</td>
<td>01650-51607</td>
<td></td>
</tr>
<tr>
<td>W5</td>
<td>01650-51607</td>
<td>5</td>
<td>PROBE CABLE (1651B)</td>
<td>28480</td>
<td>01650-51607</td>
<td></td>
</tr>
<tr>
<td>W6</td>
<td>01650-51613</td>
<td>3</td>
<td>HP-IB CABLE</td>
<td>28480</td>
<td>01650-51613</td>
<td></td>
</tr>
<tr>
<td>W7</td>
<td>01650-51616</td>
<td>6</td>
<td>FAN CABLE</td>
<td>28480</td>
<td>01650-51616</td>
<td></td>
</tr>
</tbody>
</table>
## Section 6

### Service

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Introduction</td>
<td>6-1</td>
</tr>
<tr>
<td>Safety</td>
<td>6-1</td>
</tr>
<tr>
<td>Theory of Operation</td>
<td>6-3</td>
</tr>
<tr>
<td>Data Acquisition</td>
<td>6-3</td>
</tr>
<tr>
<td>Arming Control</td>
<td>6-3</td>
</tr>
<tr>
<td>Memory</td>
<td>6-4</td>
</tr>
<tr>
<td>CRT Controller</td>
<td>6-4</td>
</tr>
<tr>
<td>Disk Controller</td>
<td>6-4</td>
</tr>
<tr>
<td>Keypad and Knob Interface</td>
<td>6-4</td>
</tr>
<tr>
<td>RS-232-C Interface</td>
<td>6-4</td>
</tr>
<tr>
<td>Power Supply Assembly</td>
<td>6-5</td>
</tr>
<tr>
<td>Trouble Isolation Flowcharts</td>
<td>6-6</td>
</tr>
<tr>
<td>Power Supply Voltages Check</td>
<td>6-14</td>
</tr>
<tr>
<td>CRT Monitor Signals Check</td>
<td>6-15</td>
</tr>
<tr>
<td>Keyboard Signals Check</td>
<td>6-16</td>
</tr>
<tr>
<td>Assembly Removal and Replacement</td>
<td>6-17</td>
</tr>
<tr>
<td>Removal and Replacement of System Assembly Board</td>
<td>6-17</td>
</tr>
<tr>
<td>Removal and Replacement of CRT Monitor Assembly</td>
<td>6-19</td>
</tr>
<tr>
<td>Removal and Replacement of Power Supply</td>
<td>6-20</td>
</tr>
<tr>
<td>Removal and Replacement of Fan</td>
<td>6-20</td>
</tr>
<tr>
<td>Removal and Replacement of Keyboard Assembly</td>
<td>6-21</td>
</tr>
<tr>
<td>Self Tests</td>
<td>6-22</td>
</tr>
<tr>
<td>Data Acquisition Self Test</td>
<td>6-22</td>
</tr>
<tr>
<td>RS-232-C Self Test</td>
<td>6-23</td>
</tr>
<tr>
<td>BNC Self Test</td>
<td>6-23</td>
</tr>
<tr>
<td>Keyboard Self Test</td>
<td>6-23</td>
</tr>
<tr>
<td>RAM Self Test</td>
<td>6-23</td>
</tr>
<tr>
<td>ROM Self Test</td>
<td>6-24</td>
</tr>
<tr>
<td>Disk Drive Self Test</td>
<td>6-24</td>
</tr>
<tr>
<td>Cycle Through Tests</td>
<td>6-24</td>
</tr>
<tr>
<td>Auxiliary Power</td>
<td>6-24</td>
</tr>
</tbody>
</table>
Service

Introduction
This section provides troubleshooting, service, and repair information for the HP 1650B/51B Logic Analyzer. Troubleshooting consists of flowcharts, self-test descriptions and instructions for use, and signal level tables. The troubleshooting information is provided to isolate a faulty assembly. When a faulty assembly has been located, the disassembly/assembly procedures help direct replacement of the assembly.

Safety
Read the Safety Summary at the front of this manual before servicing the instrument. Before performing any procedure, review it for cautions and warnings.

Warning 🚨 Maintenance should be performed by trained service personnel aware of the hazards involved (for example, fire and electric shock). When maintenance can be performed without power applied, the power cord should be removed from the instrument.
Figure 6-1. Simplified Block Diagram
Theory of Operation

The HP 1650B/51B Logic Analyzer is an 80/32 channel state and timing logic analyzer. The human interface is a front-panel keypad and knob for instrument control and 9” (diagonal) white phosphor CRT for information display. Available on the rear panel are RS-232-C and HP-IB ports for communication to a printer or from a controller. Also on the rear panel are two BNCs for input or output of an external trigger.

The System Assembly Board is built around the 68000 microprocessor and powerful data acquisition ICs that probe, shape, store, and analyze data from a target system. An acquisition interface to the 68000 makes the acquisition system fully compatible with the architecture of the 68000 microprocessor. The System Assembly contains the necessary circuitry to interface the keypad, CRT monitor, disk drive, RS-232-C and HP-IB ports.

Figure 6-1 is a simplified block diagram of the instrument. The hardware of the HP 1650B/51B consists of four main assemblies. Also shown are rear panel connectors. This manual supports troubleshooting to assembly level. Theory of operation for the System Assembly is included for information only and is not intended for troubleshooting purposes.

Data Acquisition

The data acquisition of the System Assembly consists of the data acquisition pods, acquisition ICs, and the interface to the 68000. The interface to the target system is through any of the data acquisition pods. There are five pods available on the HP 1650B (80 channels) and two pods available on the HP 1651B (32 channels). Each pod contains 16 input data probes and one external clock input for state mode measurements. The data probes can be used for state or timing measurements.

Each pod consists of a probe tip assembly and a 4.5 foot woven cable. A probe tip assembly includes 17 twelve-inch probes and a common ground return. This is connected to one end of the cable. The other end of the woven cable terminates at the rear panel of the logic analyzer. The woven cable consists of 17 nichrome signal lines, 34 signal return lines and 2 power supply lines. All are woven together with polyaramid yarn.

Each probe input has an input impedance of 100k ohms in parallel with approximately 8 pF. The probes can be grounded in two ways: with a common pod ground for state measurements, or a probe tip ground for higher frequency measurements.

The input signals are attenuated by a factor of 10 in the passive probe. The signals are applied to a comparator where they are compared against a voltage threshold to determine if the voltage level is above or below the threshold level. The comparator then shapes the single-ended signal and outputs it at an ECL level to the acquisition IC. The input data is then stored at the acquisition IC.

Arming Control

The two BNCs on the rear panel are used for arming control of the logic analyzer acquisition ICs. An arm signal may be output from the ICs to the rear panel EXTERNAL TRIGGER OUT (J10), or input to the ICs from EXTERNAL TRIGGER IN (J9).
Memory

The memory of the logic analyzer consists of three separate memories: one ROM and two RAMs. The system (EP)ROM is 64K long by 8 wide and is used primarily for booting up the system and self-test storage. The system (D)RAM is 1M long by 8 wide and contains the operating system and the acquired data from the target system. Since the RAM is a volatile memory, the operating system is loaded at each power-up of the instrument via the built-in disk drive and a mini floppy disk.

The display (D)RAM is 64K long by 4 wide and is cycle shared between the 68000 and the display refresh circuitry. This is why the display bus is separate from the local bus. The two buses are separated by a set of address multiplexers and data buffers.

CRT Controller

The CRT controller provides the synchronization and timing signals needed by the CRT Monitor Assembly to drive the CRT.

The controller generates four signals: Horizontal sync, vertical sync, display enable and a 6.25 kHz signal. The horizontal and vertical sync signals are applied to the CRT monitor assembly and to display PALs. The display PALs use the sync signals to generate the timing signals for the display RAM.

The CRT Monitor Assembly consists of the sweep board circuitry, a 9-inch white phosphor display CRT, and the CRT voke. The assembly requires +5 and +12 volts, which it receives from the power supply via the System Board Assembly.

Disk Controller

The disk controller performs the necessary functions for reading or writing data to the built-in disk drive of the logic analyzer. The disk controller interface to the 68000 is an 8-bit bidirectional bus for data, status, and control word transfers.

The built-in disk drive is a 3.5-inch double-sided Sony disk drive. The main features of the disk drive are low power consumption, low height, and high reliability with simple mechanism and electronic circuitry.

Keypad and Knob Interface

The keypad and knob interface provide the circuitry to latch and send the keypad and knob data to the 68000.

The keypad is elastomeric and each key has a single function.

RS-232-C Interface

The controlling IC of the RS-232-C Interface is a Signetics SCN2661 Enhanced Programmable Communications Interface (EPCI), a universal synchronous/asynchronous receiver/transmitter (USART) data communications IC.

The SCN2661 serializes parallel data from the 68000 for transmission. At the same time, it also receives serial data and converts it to parallel data characters for the 68000.

The IC contains a baud rate generator which can be programmed from the logic analyzer I/O menu for one of eight baud rates. Protocol, word length, stop bits length, and parity are also programmed via the I/O menu.
The DS14C88 and DS14C89 are line drivers/receivers used by the logic analyzer for interface of terminal equipment with data communications equipment. Slew rate control is provided on the ICs eliminating the need for external capacitors.

**Power Supply Assembly**

The switching power supply provides 120 W (200 W maximum) for the instrument. The ac input to the power supply is 115V or 230 V, -25 to +15%. Maximum input power is 350 VA maximum. The ac input frequency is 48 - 66 Hz.

All voltages necessary to operate the instrument are applied first to the System Assembly. Unfiltered voltages of +12V, -12V, +5.2V, -5.2V and +3.5V are supplied to the board where they are then filtered and distributed throughout the board and to the CRT Monitor Assembly. Filtered voltages of approximately +5 V and +12 V are routed through the System Assembly to the CRT Monitor Assembly. The +5.2 V supply is adjustable on the supply.
Trouble
Isolation
Flowcharts

The trouble isolation flowcharts are the troubleshooting guide. Start there when repairing a defective instrument.

The flowcharts refer to other tests, tables, and procedures to help isolate trouble. Disassembly procedures are included to direct in replacing faulty assemblies. The circled numbers on charts indicate the next chart to use for isolating a problem.

Figure 6-2. Primary Troubleshooting Flowchart
Figure 6-3. Trouble Isolation Flowchart for Fan/Fuse
Figure 6-4. Trouble Isolation for Power Supply
Figure 6-5. Trouble Isolation for CRT Monitor

- Disconnect sweep cable from sweep board.
- Check for voltages and signals in Table.
  - If voltages and signals are not correct, replace CRT monitor assembly.
  - If sweep cable continuity is not good, replace sweep cable.
  - If system board assembly is not good, replace system board assembly.
- End.
Figure 6-6. Trouble Isolation for Flowchart
Figure 6-7. Trouble Isolation for Disk Drive
Figure 6-8. Trouble Isolation for Data Acquisition
Figure 6-9. Trouble Isolation for RS-232-C

Figure 6-10. Trouble Isolation for BNC
Power Supply Voltages Check

The power supply must be loaded by either the System Assembly Board or with an added resistor to check the voltages.

Warning

This procedure is to be performed only by service-trained personnel aware of the hazards involved (such as fire and electrical shock).

Power Supply Loaded by System Assembly

1. Remove instrument top cover.

2. Using the figure below, check for the voltages indicated at the testpoints.

![Diagram of power supply test points]

Figure 6-11. Power Supply Test Points

Power Supply Isolated

Isolate and check the supply with the following steps. Use the figure above for reference.

1. Remove instrument power cable.

2. Disconnect supply output cable at supply (see figure above).

3. Load +5.20 V supply with a 2 ohm 25 watt resistor. Use jumper wires to connect one end of the resistor to any of pins 1-4, and the other end to any of pins 5-8.
4. Reconnect instrument power cable and check for voltages at the supply output using values in the following table.

### Table 6-1. Power Supply/Main Assembly Voltages

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+5.20 V</td>
<td>11</td>
<td>-5.2 V</td>
</tr>
<tr>
<td>2</td>
<td>+5.20 V</td>
<td>12</td>
<td>GROUND</td>
</tr>
<tr>
<td>3</td>
<td>+5.20 V</td>
<td>13</td>
<td>+12 V</td>
</tr>
<tr>
<td>4</td>
<td>+5.20 V</td>
<td>14</td>
<td>GROUND</td>
</tr>
<tr>
<td>5</td>
<td>GROUND (Digital)</td>
<td>15</td>
<td>-12 V</td>
</tr>
<tr>
<td>6</td>
<td>GROUND (Digital)</td>
<td>16</td>
<td>GROUND</td>
</tr>
<tr>
<td>7</td>
<td>GROUND (Digital)</td>
<td>17</td>
<td>+12 V (Display)</td>
</tr>
<tr>
<td>8</td>
<td>GROUND</td>
<td>18</td>
<td>-5.2 V</td>
</tr>
<tr>
<td>9</td>
<td>+3.5 V</td>
<td>19</td>
<td>+15.5 V (Fan)</td>
</tr>
<tr>
<td>10</td>
<td>GROUND</td>
<td>20</td>
<td>GROUND (Fan)</td>
</tr>
</tbody>
</table>

**Note**

The ground planes (digital, fan, and display) are at the same potential on the power supply, but when measuring on the main assembly the supplies must be measured with reference to the respective ground.

### CRT Monitor Signals Check

1. Remove instrument top cover.

2. Check the CRT Monitor input cable for the signals and supplies listed in the table below. The cable is the wide ribbon cable connecting the monitor to the System Assembly Board.

3. Dynamic video signals FB (Full-bright) and HB (Half-bright) are TTL inputs. Check for activity on these lines. The table includes a truth table for these signals.

### Table 6-2. CRT Monitor Input Cable Pin Assignments

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
<th>FB</th>
<th>HB</th>
<th>VEDIO</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+5 V (Digital)</td>
<td>2</td>
<td>+12 V (Display)</td>
<td>0</td>
<td>0</td>
<td>OFF</td>
</tr>
<tr>
<td>3</td>
<td>GROUND (Display)</td>
<td>4</td>
<td>GROUND (Display)</td>
<td>0</td>
<td>1</td>
<td>HALF</td>
</tr>
<tr>
<td>5</td>
<td>+12 V (Display)</td>
<td>6</td>
<td>GROUND (Display)</td>
<td>1</td>
<td>0</td>
<td>FULL</td>
</tr>
<tr>
<td>7</td>
<td>+12 V (Display)</td>
<td>8</td>
<td>GROUND (Display)</td>
<td>1</td>
<td>1</td>
<td>FULL</td>
</tr>
<tr>
<td>9</td>
<td>+12 V (Display)</td>
<td>10</td>
<td>HSYNC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>VSYNC</td>
<td>12</td>
<td>+12 V (Display)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>GROUND (Digital)</td>
<td>14</td>
<td>GROUND (Digital)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>GROUND (Display)</td>
<td>16</td>
<td>FB (Full-bright)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>GROUND (Display)</td>
<td>18</td>
<td>HB (Half-bright)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>GROUND (Display)</td>
<td>20</td>
<td>+5 V (Digital)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Keyboard Signals Check  Isolate a faulty elastomeric keypad or keyboard when random key(s) not operating by performing the following steps.

1. Remove instrument power cable.

2. Without disconnecting the keyboard cable, follow keyboard removal procedure to loosen keyboard. Leave keyboard in place in front of instrument.

3. Apply power.

4. Run Keyboard Self Test and press all keys.

5. Allow keyboard assembly to fall forward from front panel. Separate the elastomeric keypad and keyboard panel from the PC board.

6. Short PC board trace (with a paper clip or screwdriver) of non-operating key and look for appropriate response on display.

7. If display responds as if key were pressed, replace elastomeric keypad.

8. If display does not respond as if key were pressed, replace keyboard.

The RPG connector has a TTL pulse on pins 1 and 3, when the knob is being turned. Pin 5 of the connector is + 5 V.

The ROW (scan) signal is approximately 60 Hz, a low duty-cycle pulse. It is continually present on pins 11 through 18 of the keyboard cable. Because of the resistance of the keypad contacts, the signal does not appear the same on the COLUMN (data) pins when keys are pressed. Refer to the following table for signals going to and from the keyboard.

Table 6-3. Keyboard Connector Voltages and Signals

<table>
<thead>
<tr>
<th>PIN</th>
<th>SIGNAL</th>
<th>PIN</th>
<th>SIGNAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>RPA</td>
<td>2</td>
<td>RPA</td>
</tr>
<tr>
<td>3</td>
<td>COLUMN 1 (Data)</td>
<td>4</td>
<td>COLUMN 2 (Data)</td>
</tr>
<tr>
<td>5</td>
<td>COLUMN 3 (Data)</td>
<td>6</td>
<td>COLUMN 4 (Data)</td>
</tr>
<tr>
<td>7</td>
<td>COLUMN 5 (Data)</td>
<td>8</td>
<td>COLUMN 6 (Data)</td>
</tr>
<tr>
<td>9</td>
<td>COLUMN 7 (Data)</td>
<td>10</td>
<td>COLUMN 8 (Data)</td>
</tr>
<tr>
<td>11</td>
<td>ROW 6 (Scan)</td>
<td>12</td>
<td>ROW 7 (Scan)</td>
</tr>
<tr>
<td>13</td>
<td>ROW 6 (Scan)</td>
<td>14</td>
<td>ROW 5 (Scan)</td>
</tr>
<tr>
<td>15</td>
<td>ROW 4 (Scan)</td>
<td>16</td>
<td>ROW 3 (Scan)</td>
</tr>
<tr>
<td>17</td>
<td>ROW 2 (Scan)</td>
<td>18</td>
<td>ROW 1 (Scan)</td>
</tr>
<tr>
<td>19</td>
<td>+5 V (Digital)</td>
<td>20</td>
<td>GROUND (Digital)</td>
</tr>
</tbody>
</table>
Assembly Removal and Replacement

Warning ⚠️
Hazardous voltages exist on the power supply, CRT, and the display sweep board. To avoid electrical shock, adhere closely to the following procedures. Also, after disconnecting power cable, wait at least three minutes for capacitors on the power supply and sweep boards to discharge before servicing this instrument.

Caution ⚠️
Never remove or install any assembly with the instrument power ON. Component damage can occur.

Caution ⚠️
The effects of ELECTROSTATIC DISCHARGE may damage components. Use grounded wriststraps and mats when servicing the System Assembly Board.

Removal and Replacement of System Assembly Board

1. Disconnect pod cables from rear of instrument.
2. Disconnect power cable.
3. Remove ten screws securing top cover. Remove top cover.
4. Disconnect disk drive cable from disk drive.
5. Remove two screws securing disk drive to power supply. Remove disk drive by sliding assembly out front panel of instrument.
6. Remove two retaining pins securing power supply to chassis. Slide power supply out far enough to gain unobstructed access to power supply cables.
7. Disconnect power supply line input and DC output cables. Remove power supply.
8. Disconnect video sweep cable, BNC trigger cables, disk drive cable, keyboard cable, fan cable, power supply DC output cable, and HP-IB cable from system board.
9. Remove eight screws securing rear panel to chassis. Remove rear panel.
11. Carefully place instrument in a front-panel-down position (or on its side) and remove eight screws securing system board to chassis (on underside of instrument).
12. Carefully slide system board out rear of instrument.
13. Carefully slide new system board through rear of instrument.
14. Secure system board to chassis with eight screws.

**Note**
Hand-start the self-tapping screws securing the system board. Otherwise, if the holes are not aligned, damage to the board will result.


16. Place rear panel close enough to chassis to route cables through the rear of the instrument.

17. Install rear panel. Ensure cables slide completely through rear of chassis. Secure panel to instrument with eight screws.

18. Connect HP-IB cable, power supply DC output cable, fan cable, keyboard cable, disk drive cable, BNC trigger cable, and video sweep cable to system board.

**Note**
Ensure BNC trigger cables are properly connected to system board. The EXTERNAL TRIGGER INPUT is connected to J9 of the system board, and the EXTERNAL TRIGGER OUTPUT is connected to J10 of the system board.

19. Slide power supply far enough to connect line input cable and DC output cable. Connect cables and slide power supply in completely. Secure power supply using two retaining pins.

20. Slide disk drive through front panel of instrument. Secure disk drive to power supply using two screws.

21. Connect disk drive cable to disk drive.

22. Install top cover. Secure top cover to chassis using ten screws.

**Note**
To ensure top cover is properly installed, secure side screws of top cover before securing top screws.

23. Verify instrument performance by executing Extended Performance Verification program on Operating System disk.
**Removal and Replacement of CRT Monitor Assembly**

1. Disconnect pod cables from rear of instrument.
2. Disconnect power cable.
3. Remove ten screws securing top cover. Remove top cover.
4. Connect a jumper lead between ground lug of CRT and shaft of a screwdriver. To discharge CRT, place screwdriver under protective rubber cap of post accelerator lead and momentarily touch screwdriver to metal clip of post accelerator lead.

---

**Caution**

Discharge the post accelerator lead to a grounding lug only. Components will be damaged if the post accelerator is discharged to other areas.

---

**Note**

The CRT may charge by itself even while disconnected. Discharge the CRT before handling by shorting the post accelerator terminal of the CRT to the ground lug with a jumper lead.

---

5. Disconnect post accelerator lead from CRT by firmly squeezing rubber cap until metal clip disengages from CRT.
6. Detach intensity cable from sweep board.
7. Disconnect sweep cable assembly from sweep board and CRT cables from CRT and sweep board.
8. Slide sweep board up and out of cabinet slot.

---

**Note**

When installing sweep board, it may be necessary to press on center of outer shield of sweep board to allow the board to clear cabinet support rib.

---

9. Carefully place instrument in front-panel-down position.
10. To remove CRT, remove the four locknuts securing the CRT to front panel. Remove CRT and ground bracket from front panel of instrument.

---

**Note**

When installing CRT, make certain that CRT yoke is properly aligned. THE GROUND BRACKET MUST BE INSTALLED BEFORE THE CRT.

---

11. To install CRT Monitor Assembly, reverse this procedure.

---

**Note**

After replacement of CRT Monitor Assembly, perform the CRT adjustment procedures in section 4 of this manual.
Removal and Replacement of Power Supply

1. Disconnect pod cables from rear of instrument.
2. Disconnect power cable.
3. Remove ten screws securing top cover. Remove top cover.
4. Disconnect disk drive cable from disk drive.
5. Remove two screws securing disk drive to power supply. Remove disk drive by sliding assembly out front panel of instrument.
6. Remove two retaining pins securing power supply to chassis. Slide power supply out far enough to gain unobstructed access to power supply cables.
7. Disconnect power supply line input and DC output cables. Remove power supply.
8. Slide new power supply in far enough to connect line input cable and DC output cable. Connect cables and slide power supply in completely. Secure power supply using two retaining pins.
9. Slide disk drive through front panel of instrument. Secure disk drive to power supply using two screws.
10. Connect disk drive cable to disk drive.
11. Install top cover. Secure top cover to chassis using ten screws.

---

Note

To ensure top cover is properly installed, secure side screws of top cover before securing top screws.

---

Removal and Replacement of Fan

1. Disconnect pod cables from rear of instrument.
2. Disconnect power cable.
3. Remove ten screws securing top cover. Remove top cover.
4. Disconnect fan cable and BNC trigger cables from system board.
5. Disconnect AC power supply cable from power supply.
6. Remove two hex standoffs securing HP-IB cable to rear panel.
7. Remove eight screws securing rear panel. Remove rear panel.

---

Note

An ESD spring ground is inserted on the RS-232 connector. This spring ground is not secured and can easily fall off.

---

8. Detach fan from rear panel by removing four screws securing fan to rear panel.
9. Disconnect fan cable from old fan and connect to new fan.
10. Align new fan on back panel with fan cable adjacent to line filter assembly and label toward rear (fan rotor is facing forward).

11. Align fan guard on back of panel.

12. Attach fan to rear panel with four machine screws.

13. Re-assemble instrument in reverse order of above.


---

**Note**

To ensure top cover is properly installed, secure side screws of top cover before securing top screws.

---

**Removal and Replacement of Keyboard Assembly**

1. Disconnect pod cables from rear of instrument.

2. Disconnect power cable.

3. Remove ten screws securing top cover. Remove top cover.

4. Disconnect disk drive cable from disk drive.

5. Remove two screws securing disk drive to power supply. Remove disk drive by sliding assembly out front panel of instrument.

6. Remove two retaining pins securing power supply to chassis. Slide power supply out far enough to gain unobstructed access to power supply cables.

7. Disconnect power supply line input and DC output cables. Remove power supply.

8. Disconnect keyboard cable from system board.

9. Remove four screws securing keyboard assembly to chassis (located on inside of instrument).

10. Remove keyboard assembly.

11. Disconnect RPG cable from keyboard circuit board assembly. Keyboard assembly can now be disassembled.

12. Reinstall keyboard assembly by reversing this procedure.

13. Install top cover. Secure top cover to chassis using ten screws.

---

**Note**

To ensure top cover is properly installed, secure side screws of top cover before securing top screws.
Self Tests

The extended self tests are used for isolating problems in the logic analyzer. The tests are loaded from the operating disk.

Caution

The process of running the self test DESTROYS the current configuration and data. Please use a master disk (or copy) in the disk drive to run the tests.

The self tests are invoked from any menu by pressing the front-panel I/O key. The pop-up I/O menu appears on screen with the following choices:

- Done
- Print Screen
- Print All
- Disk Operations
- RS-232-C Configuration
- BNC
- Self Tests

1. Use the front-panel knob to move the cursor to Self Tests and SELECT.

2. Insert operating disk (or copy) into disk drive.

3. Move cursor to Start Self Test with front-panel knob and SELECT. A message appears on-screen indicating the logic analyzer is loading the test system file and then the menu is displayed.

4. To leave the self test menu, move cursor to Done and SELECT.

Note

Operating disk (or copy) must be in disk drive for reloading after self tests.

Data Acquisition

Self Test

The data acquisition self test verifies the functionality of key elements of the internal acquisition system.

1. In HP 1650B/51B Self Tests menu, move cursor to Data Acquisition and SELECT.

2. Move cursor to Single test or Repetitive test and SELECT.

3. If running repetitive test press and hold STOP to end test. The number of runs and failures are displayed in the menu.

4. To return to HP 1650B/51B Self Tests menu, move cursor to Done and SELECT.
RS-232-C Self Test

1. In HP 1650B/51B Self Tests menu, move cursor to RS-232-C and SELECT.
2. Move cursor to Single test or Repetitive test and SELECT.
3. If running repetitive test press and hold STOP to end test. The number of runs and failures are displayed in the menu.
4. To return to HP 1650B/51B Self Tests menu, move cursor to Done and SELECT.

BNC Self Test
The BNC self test verifies the functionality of the internal BNC trigger circuitry. In HP 1650B/51B Self Tests menu, move cursor to RS-232-C and SELECT

1. In HP 1650B/51B Self Tests menu, move cursor to BNC and SELECT.
2. Move cursor to Single test or Repetitive test and SELECT.
3. If running repetitive test press and hold STOP to end test. The number of runs and failures are displayed in the menu.
4. To return to HP 1650B/51B Self Tests menu, move cursor to Done and SELECT.

Keyboard Self Test
The keyboard self test verifies the key closures and and knob operation on the front panel system.

1. In HP 1650B/51B Self Tests menu, move cursor to Keyboard and SELECT.
2. Move cursor to Execute and SELECT.
3. Press all keys on front panel and rotate knob to verify proper operation.
4. Press STOP twice to return to Keyboard Self Test.
5. To return to HP 1650B/51B Self Tests menu, move cursor to Done and SELECT.

RAM Self Test
The RAM self test verifies the operation of system RAM and display RAM.

1. In HP 1650B/51B Self Tests menu, move cursor to RAM and SELECT.
2. Move cursor to Single test or Repetitive test and SELECT.
3. If running repetitive test press and hold STOP to end test. The number of runs and failures are displayed in the menu.
4. To return to HP 1650B/51B Self Tests menu, move cursor to Done and SELECT.
**ROM Self Test**

The ROM self test verifies the operation of the system ROM.

1. In **HP 1650B/51B Self Tests** menu, move cursor to **ROM** and SELECT.

2. Move cursor to **Single test** or **Repetitive test** and SELECT.

3. If running repetitive test press and hold STOP to end test. The number of runs and failures are displayed in the menu.

4. To return to **HP 1650B/51B Self Tests** menu, move cursor to **Done** and SELECT.

**Disk Drive Self Test**

The disk drive self test verifies the functionality of key elements of the internal disk system.

1. In **HP 1650B/51B Self Tests** menu, move cursor to **Disk Drive** and SELECT.

2. Move cursor to **Single test** or **Repetitive test** and SELECT.

3. If running repetitive test press and hold STOP to end test. The number of runs and failures are displayed in the menu.

4. To return to **HP 1650B/51B Self Tests** menu, move cursor to **Done** and SELECT.

**Cycle Through Tests**

The following tests are run consecutively and continually until STOP is pressed:

- Data Acquisition
- RAM
- ROM
- Disk Drive

To see results of continuous tests, move cursor to one of the four tests listed on the menu and SELECT. The number of runs and failures are displayed for that test. To return to **HP 1650B/51B Self Tests**, press SELECT.

**Auxiliary Power**

The +5 volts auxiliary power to the logic analyzer pods is protected by a current limiting circuit on the System Assembly Board. If current on pins 1 and 39 of the logic analyzer pods exceeds 2.3 amps, the current limiting circuit opens. After the path causing the excessive current is opened, the circuit resets in approximately 20 ms. If a problem is suspected with this circuit, remove all loads from the pods and measure for +5 volts at either pin 1 or 39 of the pod.